/* * Copyright (c) 2015-2024, ARM Limited and Contributors. All rights reserved. * * SPDX-License-Identifier: BSD-3-Clause */ #ifndef __IMX_SIP_SVC_H__ #define __IMX_SIP_SVC_H__ /* SMC function IDs for SiP Service queries */ #define IMX_SIP_GPC 0xC2000000 #define IMX_SIP_CPUFREQ 0xC2000001 #define IMX_SIP_SET_CPUFREQ 0x00 #define IMX_SIP_SRTC 0xC2000002 #define IMX_SIP_SRTC_SET_TIME 0x00 #define IMX_SIP_BUILDINFO 0xC2000003 #define IMX_SIP_BUILDINFO_GET_COMMITHASH 0x00 #define IMX_SIP_DDR_DVFS 0xc2000004 #define IMX_SIP_SRC 0xC2000005 #define IMX_SIP_SRC_SET_SECONDARY_BOOT 0x10 #define IMX_SIP_SRC_IS_SECONDARY_BOOT 0x11 #define IMX_SIP_GET_SOC_INFO 0xC2000006 #define IMX_SIP_HAB 0xC2000007 #define IMX_SIP_HAB_AUTH_IMG 0x00 #define IMX_SIP_HAB_ENTRY 0x01 #define IMX_SIP_HAB_EXIT 0x02 #define IMX_SIP_HAB_REPORT_EVENT 0x03 #define IMX_SIP_HAB_REPORT_STATUS 0x04 #define IMX_SIP_HAB_FAILSAFE 0x05 #define IMX_SIP_HAB_CHECK_TARGET 0x06 #define IMX_SIP_HAB_GET_VERSION 0x07 #define IMX_SIP_HAB_AUTH_IMG_NO_DCD 0x08 #define IMX_SIP_WAKEUP_SRC 0xC2000009 #define IMX_SIP_WAKEUP_SRC_SCU 0x1 #define IMX_SIP_WAKEUP_SRC_IRQSTEER 0x2 #define IMX_SIP_OTP_READ 0xC200000A #define IMX_SIP_OTP_WRITE 0xC200000B #define IMX_SIP_MISC_SET_TEMP 0xC200000C #define IMX_SIP_AARCH32 0xC20000FD int imx_kernel_entry_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3, u_register_t x4); #define IMX_SIP_SCMI 0xC20000FE #define IMX_SIP_HIFI_XRDC 0xC200000E #if defined(PLAT_imx8mq) int imx_soc_info_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3); int imx_gpc_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3); #if IMX_DRAM_RETENTION int dram_dvfs_handler(uint32_t smc_fid, void *handle, u_register_t x1, u_register_t x2, u_register_t x3); #else static inline int dram_dvfs_handler(uint32_t smc_fid, void *handle, u_register_t x1, u_register_t x2, u_register_t x3) { SMC_RET1(handle, SMC_UNK); } #endif #endif #if defined(PLAT_imx8mm) || defined(PLAT_imx8mn) || defined(PLAT_imx8mp) int dram_dvfs_handler(uint32_t smc_fid, void *handle, u_register_t x1, u_register_t x2, u_register_t x3); int imx_gpc_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3); #endif #if defined(PLAT_imx8mm) || defined(PLAT_imx8mq) || defined(PLAT_imx8mn) || \ defined(PLAT_imx8mp) int imx_src_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3, void *handle); #endif #if defined(PLAT_imx8mm) || defined(PLAT_imx8mn) || defined(PLAT_imx8mp) int imx_hab_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3, u_register_t x4); #endif #if (defined(PLAT_imx8qm) || defined(PLAT_imx8qx)) int imx_cpufreq_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3); int imx_srtc_handler(uint32_t smc_fid, void *handle, u_register_t x1, u_register_t x2, u_register_t x3, u_register_t x4); int imx_wakeup_src_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3); int imx_otp_handler(uint32_t smc_fid, void *handle, u_register_t x1, u_register_t x2); int imx_misc_set_temp_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3, u_register_t x4); #endif uint64_t imx_buildinfo_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3, u_register_t x4); int scmi_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, u_register_t x3); int imx_hifi_xrdc(uint32_t smc_fid); #if defined(PLAT_imx8ulp) int dram_dvfs_handler(uint32_t smc_fid, void *handle, u_register_t x1, u_register_t x2, u_register_t x3); #endif #endif /* __IMX_SIP_SVC_H__ */