fvp-ve-Cortex-A7x1.dts 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * Copyright (c) 2019-2022, Arm Limited. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #include <dt-bindings/interrupt-controller/arm-gic.h>
  7. /dts-v1/;
  8. #include "rtsm_ve-motherboard.dtsi"
  9. / {
  10. model = "V2F-1XV7 Cortex-A7x1 SMM";
  11. compatible = "arm,vexpress,v2f-1xv7", "arm,vexpress";
  12. interrupt-parent = <&gic>;
  13. #address-cells = <2>;
  14. #size-cells = <1>;
  15. cpus {
  16. #address-cells = <1>;
  17. #size-cells = <0>;
  18. cpu@0 {
  19. device_type = "cpu";
  20. compatible = "arm,cortex-a7";
  21. reg = <0>;
  22. };
  23. };
  24. memory@0,80000000 {
  25. device_type = "memory";
  26. reg = <0 0x80000000 0x80000000>; /* 2GB @ 2GB */
  27. };
  28. reserved-memory {
  29. #address-cells = <2>;
  30. #size-cells = <1>;
  31. ranges;
  32. /* Chipselect 2,00000000 is physically at 0x18000000 */
  33. vram: vram@18000000 {
  34. /* 8 MB of designated video RAM */
  35. compatible = "shared-dma-pool";
  36. reg = <0 0x18000000 0x00800000>;
  37. no-map;
  38. };
  39. };
  40. gic: interrupt-controller@2c001000 {
  41. compatible = "arm,cortex-a15-gic";
  42. #interrupt-cells = <3>;
  43. #address-cells = <0>;
  44. interrupt-controller;
  45. reg = <0 0x2c001000 0x1000>,
  46. <0 0x2c002000 0x1000>,
  47. <0 0x2c004000 0x2000>,
  48. <0 0x2c006000 0x2000>;
  49. interrupts = <1 9 0xf04>;
  50. };
  51. smbclk: refclk24mhzx2 {
  52. /* Reference 24MHz clock x 2 */
  53. compatible = "fixed-clock";
  54. #clock-cells = <0>;
  55. clock-frequency = <48000000>;
  56. clock-output-names = "smclk";
  57. };
  58. panel {
  59. compatible = "arm,rtsm-display";
  60. port {
  61. panel_in: endpoint {
  62. remote-endpoint = <&clcd_pads>;
  63. };
  64. };
  65. };
  66. bus@8000000 {
  67. #interrupt-cells = <1>;
  68. interrupt-map-mask = <0 0 63>;
  69. interrupt-map = <0 0 0 &gic GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  70. <0 0 1 &gic GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  71. <0 0 2 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  72. <0 0 3 &gic GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  73. <0 0 4 &gic GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  74. <0 0 5 &gic GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  75. <0 0 6 &gic GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  76. <0 0 7 &gic GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  77. <0 0 8 &gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  78. <0 0 9 &gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  79. <0 0 10 &gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  80. <0 0 11 &gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  81. <0 0 12 &gic GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  82. <0 0 13 &gic GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  83. <0 0 15 &gic GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  84. <0 0 42 &gic GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
  85. <0 0 43 &gic GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
  86. <0 0 44 &gic GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
  87. <0 0 46 &gic GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  88. };
  89. };