arm_gicv3.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #include <assert.h>
  7. #include <platform_def.h>
  8. #include <common/debug.h>
  9. #include <common/interrupt_props.h>
  10. #include <drivers/arm/gicv3.h>
  11. #include <lib/utils.h>
  12. #include <plat/arm/common/plat_arm.h>
  13. #include <plat/common/platform.h>
  14. /******************************************************************************
  15. * The following functions are defined as weak to allow a platform to override
  16. * the way the GICv3 driver is initialised and used.
  17. *****************************************************************************/
  18. #pragma weak plat_arm_gic_driver_init
  19. #pragma weak plat_arm_gic_init
  20. #pragma weak plat_arm_gic_cpuif_enable
  21. #pragma weak plat_arm_gic_cpuif_disable
  22. #pragma weak plat_arm_gic_pcpu_init
  23. #pragma weak plat_arm_gic_redistif_on
  24. #pragma weak plat_arm_gic_redistif_off
  25. /* The GICv3 driver only needs to be initialized in EL3 */
  26. static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
  27. /* Default GICR base address to be used for GICR probe. */
  28. static const uintptr_t gicr_base_addrs[2] = {
  29. PLAT_ARM_GICR_BASE, /* GICR Base address of the primary CPU */
  30. 0U /* Zero Termination */
  31. };
  32. /* List of zero terminated GICR frame addresses which CPUs will probe */
  33. static const uintptr_t *gicr_frames = gicr_base_addrs;
  34. static const interrupt_prop_t arm_interrupt_props[] = {
  35. PLAT_ARM_G1S_IRQ_PROPS(INTR_GROUP1S),
  36. PLAT_ARM_G0_IRQ_PROPS(INTR_GROUP0),
  37. #if ENABLE_FEAT_RAS && FFH_SUPPORT
  38. INTR_PROP_DESC(PLAT_CORE_FAULT_IRQ, PLAT_RAS_PRI, INTR_GROUP0,
  39. GIC_INTR_CFG_LEVEL)
  40. #endif
  41. };
  42. /*
  43. * We save and restore the GICv3 context on system suspend. Allocate the
  44. * data in the designated EL3 Secure carve-out memory. The `used` attribute
  45. * is used to prevent the compiler from removing the gicv3 contexts.
  46. */
  47. static gicv3_redist_ctx_t rdist_ctx __section(".arm_el3_tzc_dram") __used;
  48. static gicv3_dist_ctx_t dist_ctx __section(".arm_el3_tzc_dram") __used;
  49. /* Define accessor function to get reference to the GICv3 context */
  50. DEFINE_LOAD_SYM_ADDR(rdist_ctx)
  51. DEFINE_LOAD_SYM_ADDR(dist_ctx)
  52. /*
  53. * MPIDR hashing function for translating MPIDRs read from GICR_TYPER register
  54. * to core position.
  55. *
  56. * Calculating core position is dependent on MPIDR_EL1.MT bit. However, affinity
  57. * values read from GICR_TYPER don't have an MT field. To reuse the same
  58. * translation used for CPUs, we insert MT bit read from the PE's MPIDR into
  59. * that read from GICR_TYPER.
  60. *
  61. * Assumptions:
  62. *
  63. * - All CPUs implemented in the system have MPIDR_EL1.MT bit set;
  64. * - No CPUs implemented in the system use affinity level 3.
  65. */
  66. static unsigned int arm_gicv3_mpidr_hash(u_register_t mpidr)
  67. {
  68. mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
  69. return plat_arm_calc_core_pos(mpidr);
  70. }
  71. static const gicv3_driver_data_t arm_gic_data __unused = {
  72. .gicd_base = PLAT_ARM_GICD_BASE,
  73. .gicr_base = 0U,
  74. .interrupt_props = arm_interrupt_props,
  75. .interrupt_props_num = ARRAY_SIZE(arm_interrupt_props),
  76. .rdistif_num = PLATFORM_CORE_COUNT,
  77. .rdistif_base_addrs = rdistif_base_addrs,
  78. .mpidr_to_core_pos = arm_gicv3_mpidr_hash
  79. };
  80. /*
  81. * By default, gicr_frames will be pointing to gicr_base_addrs. If
  82. * the platform supports a non-contiguous GICR frames (GICR frames located
  83. * at uneven offset), plat_arm_override_gicr_frames function can be used by
  84. * such platform to override the gicr_frames.
  85. */
  86. void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames)
  87. {
  88. assert(plat_gicr_frames != NULL);
  89. gicr_frames = plat_gicr_frames;
  90. }
  91. void __init plat_arm_gic_driver_init(void)
  92. {
  93. /*
  94. * The GICv3 driver is initialized in EL3 and does not need
  95. * to be initialized again in SEL1. This is because the S-EL1
  96. * can use GIC system registers to manage interrupts and does
  97. * not need GIC interface base addresses to be configured.
  98. */
  99. #if (!defined(__aarch64__) && defined(IMAGE_BL32)) || \
  100. (defined(__aarch64__) && defined(IMAGE_BL31))
  101. gicv3_driver_init(&arm_gic_data);
  102. if (gicv3_rdistif_probe(gicr_base_addrs[0]) == -1) {
  103. ERROR("No GICR base frame found for Primary CPU\n");
  104. panic();
  105. }
  106. #endif
  107. }
  108. /******************************************************************************
  109. * ARM common helper to initialize the GIC. Only invoked by BL31
  110. *****************************************************************************/
  111. void __init plat_arm_gic_init(void)
  112. {
  113. gicv3_distif_init();
  114. gicv3_rdistif_init(plat_my_core_pos());
  115. gicv3_cpuif_enable(plat_my_core_pos());
  116. }
  117. /******************************************************************************
  118. * ARM common helper to enable the GIC CPU interface
  119. *****************************************************************************/
  120. void plat_arm_gic_cpuif_enable(void)
  121. {
  122. gicv3_cpuif_enable(plat_my_core_pos());
  123. }
  124. /******************************************************************************
  125. * ARM common helper to disable the GIC CPU interface
  126. *****************************************************************************/
  127. void plat_arm_gic_cpuif_disable(void)
  128. {
  129. gicv3_cpuif_disable(plat_my_core_pos());
  130. }
  131. /******************************************************************************
  132. * ARM common helper function to iterate over all GICR frames and discover the
  133. * corresponding per-cpu redistributor frame as well as initialize the
  134. * corresponding interface in GICv3.
  135. *****************************************************************************/
  136. void plat_arm_gic_pcpu_init(void)
  137. {
  138. int result;
  139. const uintptr_t *plat_gicr_frames = gicr_frames;
  140. do {
  141. result = gicv3_rdistif_probe(*plat_gicr_frames);
  142. /* If the probe is successful, no need to proceed further */
  143. if (result == 0)
  144. break;
  145. plat_gicr_frames++;
  146. } while (*plat_gicr_frames != 0U);
  147. if (result == -1) {
  148. ERROR("No GICR base frame found for CPU 0x%lx\n", read_mpidr());
  149. panic();
  150. }
  151. gicv3_rdistif_init(plat_my_core_pos());
  152. }
  153. /******************************************************************************
  154. * ARM common helpers to power GIC redistributor interface
  155. *****************************************************************************/
  156. void plat_arm_gic_redistif_on(void)
  157. {
  158. gicv3_rdistif_on(plat_my_core_pos());
  159. }
  160. void plat_arm_gic_redistif_off(void)
  161. {
  162. gicv3_rdistif_off(plat_my_core_pos());
  163. }
  164. /******************************************************************************
  165. * ARM common helper to save & restore the GICv3 on resume from system suspend
  166. *****************************************************************************/
  167. void plat_arm_gic_save(void)
  168. {
  169. gicv3_redist_ctx_t * const rdist_context =
  170. (gicv3_redist_ctx_t *)LOAD_ADDR_OF(rdist_ctx);
  171. gicv3_dist_ctx_t * const dist_context =
  172. (gicv3_dist_ctx_t *)LOAD_ADDR_OF(dist_ctx);
  173. /*
  174. * If an ITS is available, save its context before
  175. * the Redistributor using:
  176. * gicv3_its_save_disable(gits_base, &its_ctx[i])
  177. * Additionally, an implementation-defined sequence may
  178. * be required to save the whole ITS state.
  179. */
  180. /*
  181. * Save the GIC Redistributors and ITS contexts before the
  182. * Distributor context. As we only handle SYSTEM SUSPEND API,
  183. * we only need to save the context of the CPU that is issuing
  184. * the SYSTEM SUSPEND call, i.e. the current CPU.
  185. */
  186. gicv3_rdistif_save(plat_my_core_pos(), rdist_context);
  187. /* Save the GIC Distributor context */
  188. gicv3_distif_save(dist_context);
  189. /*
  190. * From here, all the components of the GIC can be safely powered down
  191. * as long as there is an alternate way to handle wakeup interrupt
  192. * sources.
  193. */
  194. }
  195. void plat_arm_gic_resume(void)
  196. {
  197. const gicv3_redist_ctx_t *rdist_context =
  198. (gicv3_redist_ctx_t *)LOAD_ADDR_OF(rdist_ctx);
  199. const gicv3_dist_ctx_t *dist_context =
  200. (gicv3_dist_ctx_t *)LOAD_ADDR_OF(dist_ctx);
  201. /* Restore the GIC Distributor context */
  202. gicv3_distif_init_restore(dist_context);
  203. /*
  204. * Restore the GIC Redistributor and ITS contexts after the
  205. * Distributor context. As we only handle SYSTEM SUSPEND API,
  206. * we only need to restore the context of the CPU that issued
  207. * the SYSTEM SUSPEND call.
  208. */
  209. gicv3_rdistif_init_restore(plat_my_core_pos(), rdist_context);
  210. /*
  211. * If an ITS is available, restore its context after
  212. * the Redistributor using:
  213. * gicv3_its_restore(gits_base, &its_ctx[i])
  214. * An implementation-defined sequence may be required to
  215. * restore the whole ITS state. The ITS must also be
  216. * re-enabled after this sequence has been executed.
  217. */
  218. }