platform_def.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #include <lib/utils_def.h>
  7. #include <plat/common/common_def.h>
  8. #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
  9. #define PLATFORM_LINKER_ARCH aarch64
  10. #define PLATFORM_STACK_SIZE 0x800
  11. #define CACHE_WRITEBACK_GRANULE 64
  12. #define PLAT_PRIMARY_CPU U(0x0)
  13. #define PLATFORM_MAX_CPU_PER_CLUSTER U(4)
  14. #define PLATFORM_CLUSTER_COUNT U(1)
  15. #define PLATFORM_CLUSTER0_CORE_COUNT U(4)
  16. #define PLATFORM_CLUSTER1_CORE_COUNT U(0)
  17. #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
  18. #define IMX_PWR_LVL0 MPIDR_AFFLVL0
  19. #define IMX_PWR_LVL1 MPIDR_AFFLVL1
  20. #define IMX_PWR_LVL2 MPIDR_AFFLVL2
  21. #define PWR_DOMAIN_AT_MAX_LVL U(1)
  22. #define PLAT_MAX_PWR_LVL U(2)
  23. #define PLAT_MAX_OFF_STATE U(4)
  24. #define PLAT_MAX_RET_STATE U(1)
  25. #define PLAT_WAIT_RET_STATE PLAT_MAX_RET_STATE
  26. #define PLAT_WAIT_OFF_STATE U(2)
  27. #define PLAT_STOP_OFF_STATE U(3)
  28. #define BL31_BASE U(0x910000)
  29. #define BL31_SIZE SZ_64K
  30. #define BL31_LIMIT (BL31_BASE + BL31_SIZE)
  31. /* non-secure uboot base */
  32. #ifndef PLAT_NS_IMAGE_OFFSET
  33. #define PLAT_NS_IMAGE_OFFSET U(0x40200000)
  34. #endif
  35. #define BL32_FDT_OVERLAY_ADDR (PLAT_NS_IMAGE_OFFSET + 0x3000000)
  36. /* GICv3 base address */
  37. #define PLAT_GICD_BASE U(0x38800000)
  38. #define PLAT_GICR_BASE U(0x38880000)
  39. #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32)
  40. #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32)
  41. #ifdef SPD_trusty
  42. #define MAX_XLAT_TABLES 5
  43. #define MAX_MMAP_REGIONS 15
  44. #else
  45. #define MAX_XLAT_TABLES 4
  46. #define MAX_MMAP_REGIONS 14
  47. #endif
  48. #define HAB_RVT_BASE U(0x00000880) /* HAB_RVT for i.MX8MQ */
  49. #define IMX_BOOT_UART_CLK_IN_HZ 25000000 /* Select 25Mhz oscillator */
  50. #define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE
  51. #define PLAT_CRASH_UART_CLK_IN_HZ 25000000
  52. #define IMX_CONSOLE_BAUDRATE 115200
  53. #define IMX_UART1_BASE U(0x30860000)
  54. #define IMX_UART2_BASE U(0x30890000)
  55. #define IMX_UART3_BASE U(0x30880000)
  56. #define IMX_UART4_BASE U(0x30a60000)
  57. #define IMX_AIPS_BASE U(0x30200000)
  58. #define IMX_AIPS_SIZE U(0xC00000)
  59. #define IMX_AIPS1_BASE U(0x30200000)
  60. #define IMX_AIPS3_ARB_BASE U(0x30800000)
  61. #define IMX_OCOTP_BASE U(0x30350000)
  62. #define IMX_ANAMIX_BASE U(0x30360000)
  63. #define IMX_CCM_BASE U(0x30380000)
  64. #define IMX_SRC_BASE U(0x30390000)
  65. #define IMX_GPC_BASE U(0x303a0000)
  66. #define IMX_RDC_BASE U(0x303d0000)
  67. #define IMX_CSU_BASE U(0x303e0000)
  68. #define IMX_WDOG_BASE U(0x30280000)
  69. #define IMX_SNVS_BASE U(0x30370000)
  70. #define IMX_NOC_BASE U(0x32700000)
  71. #define IMX_TZASC_BASE U(0x32F80000)
  72. #define IMX_CAAM_BASE U(0x30900000)
  73. #define IMX_IOMUX_GPR_BASE U(0x30340000)
  74. #define IMX_DDRC_BASE U(0x3d400000)
  75. #define IMX_DDRPHY_BASE U(0x3c000000)
  76. #define IMX_DDR_IPS_BASE U(0x3d000000)
  77. #define IMX_DDR_IPS_SIZE U(0x1800000)
  78. #define IMX_DRAM_BASE U(0x40000000)
  79. #define IMX_DRAM_SIZE U(0xc0000000)
  80. #define IMX_ROM_BASE U(0x00000000)
  81. #define IMX_ROM_SIZE U(0x20000)
  82. #define AIPSTZ1_BASE U(0x301f0000)
  83. #define AIPSTZ2_BASE U(0x305f0000)
  84. #define AIPSTZ3_BASE U(0x309f0000)
  85. #define AIPSTZ4_BASE U(0x32df0000)
  86. #define GPV_BASE U(0x32000000)
  87. #define GPV_SIZE U(0x800000)
  88. #define IMX_GIC_BASE PLAT_GICD_BASE
  89. #define IMX_GIC_SIZE U(0x200000)
  90. #define WDOG_WSR U(0x2)
  91. #define WDOG_WCR_WDZST BIT(0)
  92. #define WDOG_WCR_WDBG BIT(1)
  93. #define WDOG_WCR_WDE BIT(2)
  94. #define WDOG_WCR_WDT BIT(3)
  95. #define WDOG_WCR_SRS BIT(4)
  96. #define WDOG_WCR_WDA BIT(5)
  97. #define WDOG_WCR_SRE BIT(6)
  98. #define WDOG_WCR_WDW BIT(7)
  99. #define SRC_A53RCR0 U(0x4)
  100. #define SRC_A53RCR1 U(0x8)
  101. #define SRC_OTG1PHY_SCR U(0x20)
  102. #define SRC_OTG2PHY_SCR U(0x24)
  103. #define SRC_GPR1_OFFSET U(0x74)
  104. #define SRC_GPR10_OFFSET U(0x98)
  105. #define SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30)
  106. #define SNVS_LPCR U(0x38)
  107. #define SNVS_LPCR_SRTC_ENV BIT(0)
  108. #define SNVS_LPCR_DP_EN BIT(5)
  109. #define SNVS_LPCR_TOP BIT(6)
  110. #define SAVED_DRAM_TIMING_BASE U(0x40000000)
  111. #define HW_DRAM_PLL_CFG0 (IMX_ANAMIX_BASE + 0x60)
  112. #define HW_DRAM_PLL_CFG1 (IMX_ANAMIX_BASE + 0x64)
  113. #define HW_DRAM_PLL_CFG2 (IMX_ANAMIX_BASE + 0x68)
  114. #define DRAM_PLL_CTRL HW_DRAM_PLL_CFG0
  115. #define IOMUXC_GPR10 U(0x28)
  116. #define GPR_TZASC_EN BIT(0)
  117. #define GPR_TZASC_EN_LOCK BIT(16)
  118. #define OCRAM_S_BASE U(0x00180000)
  119. #define OCRAM_S_SIZE U(0x8000)
  120. #define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE)
  121. #define COUNTER_FREQUENCY 8333333 /* 25MHz / 3 */
  122. #define IMX_WDOG_B_RESET