123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160 |
- /*
- * Copyright (c) 2019, MediaTek Inc. All rights reserved.
- *
- * SPDX-License-Identifier: BSD-3-Clause
- */
- #include <assert.h>
- #include <common/bl_common.h>
- #include <common/debug.h>
- #include <drivers/arm/gicv3.h>
- #include <bl31/interrupt_mgmt.h>
- #include <mt_gic_v3.h>
- #include <mtk_plat_common.h>
- #include "../drivers/arm/gic/v3/gicv3_private.h"
- #include "plat_private.h"
- #include <plat/common/platform.h>
- #include <platform_def.h>
- #include <stdint.h>
- #include <stdio.h>
- uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
- static uint32_t rdist_has_saved[PLATFORM_CORE_COUNT];
- /* we save and restore the GICv3 context on system suspend */
- gicv3_dist_ctx_t dist_ctx;
- static unsigned int mt_mpidr_to_core_pos(u_register_t mpidr)
- {
- return plat_core_pos_by_mpidr(mpidr);
- }
- gicv3_driver_data_t mt_gicv3_data = {
- .gicd_base = MT_GIC_BASE,
- .gicr_base = MT_GIC_RDIST_BASE,
- .rdistif_num = PLATFORM_CORE_COUNT,
- .rdistif_base_addrs = rdistif_base_addrs,
- .mpidr_to_core_pos = mt_mpidr_to_core_pos,
- };
- struct gic_chip_data {
- unsigned int saved_group;
- unsigned int saved_enable;
- unsigned int saved_conf0;
- unsigned int saved_conf1;
- unsigned int saved_grpmod;
- };
- static struct gic_chip_data gic_data;
- void clear_sec_pol_ctl_en(void)
- {
- unsigned int i;
- /* total 19 polarity ctrl registers */
- for (i = 0; i <= NR_INT_POL_CTL - 1; i++) {
- mmio_write_32((SEC_POL_CTL_EN0 + (i * 4)), 0);
- }
- dsb();
- }
- void mt_gic_driver_init(void)
- {
- gicv3_driver_init(&mt_gicv3_data);
- }
- void mt_gic_set_pending(uint32_t irq)
- {
- gicv3_set_interrupt_pending(irq, plat_my_core_pos());
- }
- void mt_gic_cpuif_enable(void)
- {
- gicv3_cpuif_enable(plat_my_core_pos());
- }
- void mt_gic_cpuif_disable(void)
- {
- gicv3_cpuif_disable(plat_my_core_pos());
- }
- void mt_gic_rdistif_init(void)
- {
- unsigned int proc_num;
- unsigned int index;
- uintptr_t gicr_base;
- proc_num = plat_my_core_pos();
- gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
- /* set all SGI/PPI as non-secure GROUP1 by default */
- mmio_write_32(gicr_base + GICR_IGROUPR0, ~0U);
- mmio_write_32(gicr_base + GICR_IGRPMODR0, 0x0);
- /* setup the default PPI/SGI priorities */
- for (index = 0; index < TOTAL_PCPU_INTR_NUM; index += 4U)
- gicr_write_ipriorityr(gicr_base, index,
- GICD_IPRIORITYR_DEF_VAL);
- }
- void mt_gic_distif_save(void)
- {
- gicv3_distif_save(&dist_ctx);
- }
- void mt_gic_distif_restore(void)
- {
- gicv3_distif_init_restore(&dist_ctx);
- }
- void mt_gic_rdistif_save(void)
- {
- unsigned int proc_num;
- uintptr_t gicr_base;
- proc_num = plat_my_core_pos();
- gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
- gic_data.saved_group = mmio_read_32(gicr_base + GICR_IGROUPR0);
- gic_data.saved_enable = mmio_read_32(gicr_base + GICR_ISENABLER0);
- gic_data.saved_conf0 = mmio_read_32(gicr_base + GICR_ICFGR0);
- gic_data.saved_conf1 = mmio_read_32(gicr_base + GICR_ICFGR1);
- gic_data.saved_grpmod = mmio_read_32(gicr_base + GICR_IGRPMODR0);
- rdist_has_saved[proc_num] = 1;
- }
- void mt_gic_rdistif_restore(void)
- {
- unsigned int proc_num;
- uintptr_t gicr_base;
- proc_num = plat_my_core_pos();
- if (rdist_has_saved[proc_num] == 1) {
- gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
- mmio_write_32(gicr_base + GICR_IGROUPR0, gic_data.saved_group);
- mmio_write_32(gicr_base + GICR_ISENABLER0, gic_data.saved_enable);
- mmio_write_32(gicr_base + GICR_ICFGR0, gic_data.saved_conf0);
- mmio_write_32(gicr_base + GICR_ICFGR1, gic_data.saved_conf1);
- mmio_write_32(gicr_base + GICR_IGRPMODR0, gic_data.saved_grpmod);
- }
- }
- void mt_gic_sync_dcm_enable(void)
- {
- mmio_clrsetbits_32(GIC_SYNC_DCM, GIC_SYNC_DCM_MASK, GIC_SYNC_DCM_ON);
- }
- void mt_gic_sync_dcm_disable(void)
- {
- mmio_clrsetbits_32(GIC_SYNC_DCM, GIC_SYNC_DCM_MASK, GIC_SYNC_DCM_OFF);
- }
- void mt_gic_init(void)
- {
- gicv3_distif_init();
- gicv3_cpuif_enable(plat_my_core_pos());
- mt_gic_rdistif_init();
- clear_sec_pol_ctl_en();
- }
|