plat_dfd.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * Copyright (c) 2021, MediaTek Inc. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #include <arch_helpers.h>
  7. #include <common/debug.h>
  8. #include <lib/mmio.h>
  9. #include <mtk_sip_svc.h>
  10. #include <plat_dfd.h>
  11. static bool dfd_enabled;
  12. static uint64_t dfd_base_addr;
  13. static uint64_t dfd_chain_length;
  14. static uint64_t dfd_cache_dump;
  15. static void dfd_setup(uint64_t base_addr, uint64_t chain_length,
  16. uint64_t cache_dump)
  17. {
  18. /* bit[0]: rg_rw_dfd_internal_dump_en -> 1 */
  19. /* bit[2]: rg_rw_dfd_clock_stop_en -> 1 */
  20. sync_writel(DFD_INTERNAL_CTL, 0x5);
  21. /* bit[13]: xreset_b_update_disable */
  22. mmio_setbits_32(DFD_INTERNAL_CTL, 0x1 << 13);
  23. /*
  24. * bit[10:3]: DFD trigger selection mask
  25. * bit[3]: rg_rw_dfd_trigger_sel[0] = 1(enable wdt trigger)
  26. * bit[4]: rg_rw_dfd_trigger_sel[1] = 1(enable HW trigger)
  27. * bit[5]: rg_rw_dfd_trigger_sel[2] = 1(enable SW trigger)
  28. * bit[6]: rg_rw_dfd_trigger_sel[3] = 1(enable SW non-security trigger)
  29. * bit[7]: rg_rw_dfd_trigger_sel[4] = 1(enable timer trigger)
  30. */
  31. mmio_setbits_32(DFD_INTERNAL_CTL, 0x1 << 3);
  32. /* bit[20:19]: rg_dfd_armpll_div_mux_sel switch to PLL2 for DFD */
  33. mmio_setbits_32(DFD_INTERNAL_CTL, 0x3 << 19);
  34. /*
  35. * bit[0]: rg_rw_dfd_auto_power_on = 1
  36. * bit[2:1]: rg_rw_dfd_auto_power_on_dely = 1(10us)
  37. * bit[4:2]: rg_rw_dfd_power_on_wait_time = 1(20us)
  38. */
  39. mmio_write_32(DFD_INTERNAL_PWR_ON, 0xB);
  40. /* longest scan chain length */
  41. mmio_write_32(DFD_CHAIN_LENGTH0, chain_length);
  42. /* bit[1:0]: rg_rw_dfd_shift_clock_ratio */
  43. mmio_write_32(DFD_INTERNAL_SHIFT_CLK_RATIO, 0x0);
  44. /* rg_dfd_test_so_over_64 */
  45. mmio_write_32(DFD_INTERNAL_TEST_SO_OVER_64, 0x1);
  46. /* DFD3.0 */
  47. mmio_write_32(DFD_TEST_SI_0, DFD_TEST_SI_0_CACHE_DIS_VAL);
  48. mmio_write_32(DFD_TEST_SI_1, DFD_TEST_SI_1_VAL);
  49. mmio_write_32(DFD_TEST_SI_2, DFD_TEST_SI_2_VAL);
  50. mmio_write_32(DFD_TEST_SI_3, DFD_TEST_SI_3_VAL);
  51. /* for iLDO feature */
  52. sync_writel(DFD_POWER_CTL, 0xF9);
  53. /* set base address */
  54. mmio_write_32(DFD_O_SET_BASEADDR_REG, base_addr >> 24);
  55. /*
  56. * disable sleep protect of DFD
  57. * 10001220[8]: protect_en_reg[8]
  58. * 10001a3c[2]: infra_mcu_pwr_ctl_mask[2]
  59. */
  60. mmio_clrbits_32(DFD_O_PROTECT_EN_REG, 1 << 8);
  61. mmio_clrbits_32(DFD_O_INTRF_MCU_PWR_CTL_MASK, 1 << 2);
  62. /* clean DFD trigger status */
  63. sync_writel(DFD_CLEAN_STATUS, 0x1);
  64. sync_writel(DFD_CLEAN_STATUS, 0x0);
  65. /* DFD-3.0 */
  66. sync_writel(DFD_V30_CTL, 0x1);
  67. /* setup global variables for suspend and resume */
  68. dfd_enabled = true;
  69. dfd_base_addr = base_addr;
  70. dfd_chain_length = chain_length;
  71. dfd_cache_dump = cache_dump;
  72. if ((cache_dump & DFD_CACHE_DUMP_ENABLE) != 0UL) {
  73. /* DFD3.5 */
  74. mmio_write_32(DFD_TEST_SI_0, DFD_TEST_SI_0_CACHE_EN_VAL);
  75. sync_writel(DFD_V35_ENALBE, 0x1);
  76. sync_writel(DFD_V35_TAP_NUMBER, 0xB);
  77. sync_writel(DFD_V35_TAP_EN, DFD_V35_TAP_EN_VAL);
  78. sync_writel(DFD_V35_SEQ0_0, DFD_V35_SEQ0_0_VAL);
  79. if (cache_dump & DFD_PARITY_ERR_TRIGGER) {
  80. sync_writel(DFD_HW_TRIGGER_MASK, 0xC);
  81. mmio_setbits_32(DFD_INTERNAL_CTL, 0x1 << 4);
  82. }
  83. }
  84. dsbsy();
  85. }
  86. void dfd_resume(void)
  87. {
  88. if (dfd_enabled == true) {
  89. dfd_setup(dfd_base_addr, dfd_chain_length, dfd_cache_dump);
  90. }
  91. }
  92. uint64_t dfd_smc_dispatcher(uint64_t arg0, uint64_t arg1,
  93. uint64_t arg2, uint64_t arg3)
  94. {
  95. uint64_t ret = 0L;
  96. switch (arg0) {
  97. case PLAT_MTK_DFD_SETUP_MAGIC:
  98. dfd_setup(arg1, arg2, arg3);
  99. break;
  100. case PLAT_MTK_DFD_READ_MAGIC:
  101. /* only allow to access DFD register base + 0x200 */
  102. if (arg1 <= 0x200) {
  103. ret = mmio_read_32(MISC1_CFG_BASE + arg1);
  104. }
  105. break;
  106. case PLAT_MTK_DFD_WRITE_MAGIC:
  107. /* only allow to access DFD register base + 0x200 */
  108. if (arg1 <= 0x200) {
  109. sync_writel(MISC1_CFG_BASE + arg1, arg2);
  110. }
  111. break;
  112. default:
  113. ret = MTK_SIP_E_INVALID_PARAM;
  114. break;
  115. }
  116. return ret;
  117. }