platform_def.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * Copyright (c) 2020-2024, ARM Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #ifndef PLATFORM_DEF_H
  7. #define PLATFORM_DEF_H
  8. #define PLAT_PRIMARY_CPU 0x0
  9. #define MT_GIC_BASE 0x0c000000
  10. #define PLAT_MT_CCI_BASE 0x0c500000
  11. #define MCUCFG_BASE 0x0c530000
  12. #define IO_PHYS 0x10000000
  13. /* Aggregate of all devices for MMU mapping */
  14. #define MTK_DEV_RNG0_BASE IO_PHYS
  15. #define MTK_DEV_RNG0_SIZE 0x10000000
  16. #define MTK_DEV_RNG1_BASE (IO_PHYS + 0x10000000)
  17. #define MTK_DEV_RNG1_SIZE 0x10000000
  18. #define MTK_DEV_RNG2_BASE 0x0c000000
  19. #define MTK_DEV_RNG2_SIZE 0x600000
  20. #define MTK_MCDI_SRAM_BASE 0x11B000
  21. #define MTK_MCDI_SRAM_MAP_SIZE 0x1000
  22. #define APUSYS_BASE 0x19000000
  23. #define APUSYS_SCTRL_REVISER_BASE 0x19021000
  24. #define APUSYS_SCTRL_REVISER_SIZE 0x1000
  25. #define APUSYS_APU_S_S_4_BASE 0x190F2000
  26. #define APUSYS_APU_S_S_4_SIZE 0x1000
  27. #define APUSYS_APC_AO_WRAPPER_BASE 0x190F8000
  28. #define APUSYS_APC_AO_WRAPPER_SIZE 0x1000
  29. #define APUSYS_NOC_DAPC_AO_BASE 0x190FC000
  30. #define APUSYS_NOC_DAPC_AO_SIZE 0x1000
  31. #define TOPCKGEN_BASE (IO_PHYS + 0x00000000)
  32. #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
  33. #define GPIO_BASE (IO_PHYS + 0x00005000)
  34. #define SPM_BASE (IO_PHYS + 0x00006000)
  35. #define APMIXEDSYS (IO_PHYS + 0x0000C000)
  36. #define DVFSRC_BASE (IO_PHYS + 0x00012000)
  37. #define PMIC_WRAP_BASE (IO_PHYS + 0x00026000)
  38. #define DEVAPC_INFRA_AO_BASE (IO_PHYS + 0x00030000)
  39. #define DEVAPC_PERI_AO_BASE (IO_PHYS + 0x00034000)
  40. #define DEVAPC_PERI_AO2_BASE (IO_PHYS + 0x00038000)
  41. #define DEVAPC_PERI_PAR_AO_BASE (IO_PHYS + 0x0003C000)
  42. #define EMI_BASE (IO_PHYS + 0x00219000)
  43. #define EMI_MPU_BASE (IO_PHYS + 0x00226000)
  44. #define SSPM_MBOX_BASE (IO_PHYS + 0x00480000)
  45. #define IOCFG_RM_BASE (IO_PHYS + 0x01C20000)
  46. #define IOCFG_BM_BASE (IO_PHYS + 0x01D10000)
  47. #define IOCFG_BL_BASE (IO_PHYS + 0x01D30000)
  48. #define IOCFG_BR_BASE (IO_PHYS + 0x01D40000)
  49. #define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
  50. #define IOCFG_LB_BASE (IO_PHYS + 0x01E70000)
  51. #define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000)
  52. #define IOCFG_LT_BASE (IO_PHYS + 0x01F20000)
  53. #define IOCFG_TL_BASE (IO_PHYS + 0x01F30000)
  54. #define MMSYS_BASE (IO_PHYS + 0x04000000)
  55. /*******************************************************************************
  56. * UART related constants
  57. ******************************************************************************/
  58. #define UART0_BASE (IO_PHYS + 0x01002000)
  59. #define UART1_BASE (IO_PHYS + 0x01003000)
  60. #define UART_BAUDRATE 115200
  61. /*******************************************************************************
  62. * System counter frequency related constants
  63. ******************************************************************************/
  64. #define SYS_COUNTER_FREQ_IN_TICKS 13000000
  65. #define SYS_COUNTER_FREQ_IN_MHZ 13
  66. /*******************************************************************************
  67. * GIC-600 & interrupt handling related constants
  68. ******************************************************************************/
  69. /* Base MTK_platform compatible GIC memory map */
  70. #define BASE_GICD_BASE MT_GIC_BASE
  71. #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
  72. #define PLAT_MTK_G1S_IRQ_PROPS(grp)
  73. #define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
  74. #define CIRQ_REG_NUM 14
  75. #define CIRQ_IRQ_NUM 439
  76. #define CIRQ_SPI_START 64
  77. #define MD_WDT_IRQ_BIT_ID 110
  78. /*******************************************************************************
  79. * Platform binary types for linking
  80. ******************************************************************************/
  81. #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
  82. #define PLATFORM_LINKER_ARCH aarch64
  83. /*******************************************************************************
  84. * Generic platform constants
  85. ******************************************************************************/
  86. #define PLATFORM_STACK_SIZE 0x800
  87. #define PLAT_MAX_PWR_LVL U(3)
  88. #define PLAT_MAX_RET_STATE U(1)
  89. #define PLAT_MAX_OFF_STATE U(9)
  90. #define PLATFORM_SYSTEM_COUNT U(1)
  91. #define PLATFORM_MCUSYS_COUNT U(1)
  92. #define PLATFORM_CLUSTER_COUNT U(1)
  93. #define PLATFORM_CLUSTER0_CORE_COUNT U(8)
  94. #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
  95. #define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
  96. #define SOC_CHIP_ID U(0x8192)
  97. /*******************************************************************************
  98. * Platform memory map related constants
  99. ******************************************************************************/
  100. #define TZRAM_BASE 0x54600000
  101. #define TZRAM_SIZE 0x00030000
  102. /*******************************************************************************
  103. * BL31 specific defines.
  104. ******************************************************************************/
  105. /*
  106. * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
  107. * present). BL31_BASE is calculated using the current BL31 debug size plus a
  108. * little space for growth.
  109. */
  110. #define BL31_BASE (TZRAM_BASE + 0x1000)
  111. #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
  112. /*******************************************************************************
  113. * Platform specific page table and MMU setup constants
  114. ******************************************************************************/
  115. #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
  116. #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
  117. #define MAX_XLAT_TABLES 16
  118. #define MAX_MMAP_REGIONS 16
  119. /*******************************************************************************
  120. * Declarations and constants to access the mailboxes safely. Each mailbox is
  121. * aligned on the biggest cache line size in the platform. This is known only
  122. * to the platform as it might have a combination of integrated and external
  123. * caches. Such alignment ensures that two maiboxes do not sit on the same cache
  124. * line at any cache level. They could belong to different cpus/clusters &
  125. * get written while being protected by different locks causing corruption of
  126. * a valid mailbox address.
  127. ******************************************************************************/
  128. #define CACHE_WRITEBACK_SHIFT 6
  129. #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
  130. #endif /* PLATFORM_DEF_H */