123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116 |
- /*
- * Copyright (c) 2016-2019, ARM Limited and Contributors. All rights reserved.
- *
- * SPDX-License-Identifier: BSD-3-Clause
- */
- #ifndef RK3368_DEF_H
- #define RK3368_DEF_H
- /* Special value used to verify platform parameters from BL2 to BL3-1 */
- #define RK_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
- #define CCI400_BASE 0xffb90000
- #define CCI400_SIZE 0x10000
- #define GIC400_BASE 0xffb70000
- #define GIC400_SIZE 0x10000
- #define STIME_BASE 0xff830000
- #define STIME_SIZE 0x10000
- #define CRU_BASE 0xff760000
- #define CRU_SIZE 0x10000
- #define GRF_BASE 0xff770000
- #define GRF_SIZE 0x10000
- #define SGRF_BASE 0xff740000
- #define SGRF_SIZE 0x10000
- #define PMU_BASE 0xff730000
- #define PMU_GRF_BASE 0xff738000
- #define PMU_SIZE 0x10000
- #define RK_INTMEM_BASE 0xff8c0000
- #define RK_INTMEM_SIZE 0x10000
- #define UART0_BASE 0xff180000
- #define UART0_SIZE 0x10000
- #define UART1_BASE 0xff190000
- #define UART1_SIZE 0x10000
- #define UART2_BASE 0xff690000
- #define UART2_SIZE 0x10000
- #define UART3_BASE 0xff1b0000
- #define UART3_SIZE 0x10000
- #define UART4_BASE 0xff1c0000
- #define UART4_SIZE 0x10000
- #define CRU_BASE 0xff760000
- #define PMUSRAM_BASE 0xff720000
- #define PMUSRAM_SIZE 0x10000
- #define PMUSRAM_RSIZE 0x1000
- #define DDR_PCTL_BASE 0xff610000
- #define DDR_PCTL_SIZE 0x10000
- #define DDR_PHY_BASE 0xff620000
- #define DDR_PHY_SIZE 0x10000
- #define SERVICE_BUS_BASE 0xffac0000
- #define SERVICE_BUS_SISE 0x50000
- #define COLD_BOOT_BASE 0xffff0000
- /**************************************************************************
- * UART related constants
- **************************************************************************/
- #define RK3368_BAUDRATE 115200
- #define RK3368_UART_CLOCK 24000000
- /******************************************************************************
- * System counter frequency related constants
- ******************************************************************************/
- #define SYS_COUNTER_FREQ_IN_TICKS 24000000
- /******************************************************************************
- * GIC-400 & interrupt handling related constants
- ******************************************************************************/
- /* Base rk_platform compatible GIC memory map */
- #define RK3368_GICD_BASE (GIC400_BASE + 0x1000)
- #define RK3368_GICC_BASE (GIC400_BASE + 0x2000)
- #define RK3368_GICR_BASE 0 /* no GICR in GIC-400 */
- /*****************************************************************************
- * CCI-400 related constants
- ******************************************************************************/
- #define PLAT_RK_CCI_CLUSTER0_SL_IFACE_IX 3
- #define PLAT_RK_CCI_CLUSTER1_SL_IFACE_IX 4
- /******************************************************************************
- * sgi, ppi
- ******************************************************************************/
- #define RK_IRQ_SEC_PHY_TIMER 29
- #define RK_IRQ_SEC_SGI_0 8
- #define RK_IRQ_SEC_SGI_1 9
- #define RK_IRQ_SEC_SGI_2 10
- #define RK_IRQ_SEC_SGI_3 11
- #define RK_IRQ_SEC_SGI_4 12
- #define RK_IRQ_SEC_SGI_5 13
- #define RK_IRQ_SEC_SGI_6 14
- #define RK_IRQ_SEC_SGI_7 15
- /*
- * Define a list of Group 0 interrupts.
- */
- #define PLAT_RK_GICV2_G0_IRQS \
- INTR_PROP_DESC(RK_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, \
- GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL)
- #endif /* RK3368_DEF_H */
|