plat_ipi.h 2.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. /*
  2. * Copyright (c) 2019-2022, Xilinx, Inc. All rights reserved.
  3. * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
  4. *
  5. * SPDX-License-Identifier: BSD-3-Clause
  6. */
  7. /* Versal IPI management enums and defines */
  8. #ifndef PLAT_IPI_H
  9. #define PLAT_IPI_H
  10. #include <stdint.h>
  11. #include <ipi.h>
  12. /*********************************************************************
  13. * IPI agent IDs macros
  14. ********************************************************************/
  15. #define IPI_ID_PMC 1U
  16. #define IPI_ID_APU 2U
  17. #define IPI_ID_RPU0 3U
  18. #define IPI_ID_RPU1 4U
  19. #define IPI_ID_3 5U
  20. #define IPI_ID_4 6U
  21. #define IPI_ID_5 7U
  22. /*********************************************************************
  23. * IPI message buffers
  24. ********************************************************************/
  25. #define IPI_BUFFER_BASEADDR 0xFF3F0000U
  26. #define IPI_LOCAL_ID IPI_ID_APU
  27. #define IPI_REMOTE_ID IPI_ID_PMC
  28. #define IPI_BUFFER_LOCAL_BASE (IPI_BUFFER_BASEADDR + (IPI_LOCAL_ID * 0x200U))
  29. #define IPI_BUFFER_REMOTE_BASE (IPI_BUFFER_BASEADDR + (IPI_REMOTE_ID * 0x200U))
  30. #define IPI_BUFFER_TARGET_LOCAL_OFFSET (IPI_LOCAL_ID * 0x40U)
  31. #define IPI_BUFFER_TARGET_REMOTE_OFFSET (IPI_REMOTE_ID * 0x40U)
  32. #define IPI_BUFFER_MAX_WORDS 8
  33. #define IPI_BUFFER_REQ_OFFSET 0x0U
  34. #define IPI_BUFFER_RESP_OFFSET 0x20U
  35. /*********************************************************************
  36. * Platform specific IPI API declarations
  37. ********************************************************************/
  38. /* Configure IPI table for versal */
  39. void versal_ipi_config_table_init(void);
  40. /* IPI registers and bitfields */
  41. #define PMC_REG_BASE U(0xFF320000)
  42. #define PMC_IPI_TRIG_BIT (1U << 1U)
  43. #define IPI0_REG_BASE U(0xFF330000)
  44. #define IPI0_TRIG_BIT (1U << 2U)
  45. #define IPI1_REG_BASE U(0xFF340000)
  46. #define IPI1_TRIG_BIT (1U << 3U)
  47. #define IPI2_REG_BASE U(0xFF350000)
  48. #define IPI2_TRIG_BIT (1U << 4U)
  49. #define IPI3_REG_BASE U(0xFF360000)
  50. #define IPI3_TRIG_BIT (1U << 5U)
  51. #define IPI4_REG_BASE U(0xFF370000)
  52. #define IPI4_TRIG_BIT (1U << 5U)
  53. #define IPI5_REG_BASE U(0xFF380000)
  54. #define IPI5_TRIG_BIT (1U << 6U)
  55. #endif /* PLAT_IPI_H */