123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255 |
- /*
- * Copyright (c) 2021, MediaTek Inc. All rights reserved.
- *
- * SPDX-License-Identifier: BSD-3-Clause
- */
- #ifndef MCUCFG_H
- #define MCUCFG_H
- #ifndef __ASSEMBLER__
- #include <stdint.h>
- #endif /* __ASSEMBLER__ */
- #include <platform_def.h>
- #define MCUCFG_REG(ofs) (uint32_t)(MCUCFG_BASE + (ofs))
- #define MP2_MISC_CONFIG_BOOT_ADDR_L(cpu) (MCUCFG_REG(0x2290) + ((cpu) * 8))
- #define MP2_MISC_CONFIG_BOOT_ADDR_H(cpu) (MCUCFG_REG(0x2294) + ((cpu) * 8))
- #define MP2_CPUCFG MCUCFG_REG(0x2208)
- #define MP2_CPU0_STANDBYWFE BIT(4)
- #define MP2_CPU1_STANDBYWFE BIT(5)
- #define MP0_CPUTOP_SPMC_CTL MCUCFG_REG(0x788)
- #define MP1_CPUTOP_SPMC_CTL MCUCFG_REG(0x78C)
- #define MP1_CPUTOP_SPMC_SRAM_CTL MCUCFG_REG(0x790)
- #define sw_spark_en BIT(0)
- #define sw_no_wait_for_q_channel BIT(1)
- #define sw_fsm_override BIT(2)
- #define sw_logic_pre1_pdb BIT(3)
- #define sw_logic_pre2_pdb BIT(4)
- #define sw_logic_pdb BIT(5)
- #define sw_iso BIT(6)
- #define sw_sram_sleepb (U(0x3F) << 7)
- #define sw_sram_isointb BIT(13)
- #define sw_clk_dis BIT(14)
- #define sw_ckiso BIT(15)
- #define sw_pd (U(0x3F) << 16)
- #define sw_hot_plug_reset BIT(22)
- #define sw_pwr_on_override_en BIT(23)
- #define sw_pwr_on BIT(24)
- #define sw_coq_dis BIT(25)
- #define logic_pdbo_all_off_ack BIT(26)
- #define logic_pdbo_all_on_ack BIT(27)
- #define logic_pre2_pdbo_all_on_ack BIT(28)
- #define logic_pre1_pdbo_all_on_ack BIT(29)
- #define CPUSYSx_CPUx_SPMC_CTL(cluster, cpu) \
- (MCUCFG_REG(0x1c30) + cluster * 0x2000 + cpu * 4)
- #define CPUSYS0_CPU0_SPMC_CTL MCUCFG_REG(0x1c30)
- #define CPUSYS0_CPU1_SPMC_CTL MCUCFG_REG(0x1c34)
- #define CPUSYS0_CPU2_SPMC_CTL MCUCFG_REG(0x1c38)
- #define CPUSYS0_CPU3_SPMC_CTL MCUCFG_REG(0x1c3C)
- #define CPUSYS1_CPU0_SPMC_CTL MCUCFG_REG(0x3c30)
- #define CPUSYS1_CPU1_SPMC_CTL MCUCFG_REG(0x3c34)
- #define CPUSYS1_CPU2_SPMC_CTL MCUCFG_REG(0x3c38)
- #define CPUSYS1_CPU3_SPMC_CTL MCUCFG_REG(0x3c3C)
- #define cpu_sw_spark_en BIT(0)
- #define cpu_sw_no_wait_for_q_channel BIT(1)
- #define cpu_sw_fsm_override BIT(2)
- #define cpu_sw_logic_pre1_pdb BIT(3)
- #define cpu_sw_logic_pre2_pdb BIT(4)
- #define cpu_sw_logic_pdb BIT(5)
- #define cpu_sw_iso BIT(6)
- #define cpu_sw_sram_sleepb BIT(7)
- #define cpu_sw_sram_isointb BIT(8)
- #define cpu_sw_clk_dis BIT(9)
- #define cpu_sw_ckiso BIT(10)
- #define cpu_sw_pd (U(0x1F) << 11)
- #define cpu_sw_hot_plug_reset BIT(16)
- #define cpu_sw_powr_on_override_en BIT(17)
- #define cpu_sw_pwr_on BIT(18)
- #define cpu_spark2ldo_allswoff BIT(19)
- #define cpu_pdbo_all_on_ack BIT(20)
- #define cpu_pre2_pdbo_allon_ack BIT(21)
- #define cpu_pre1_pdbo_allon_ack BIT(22)
- /* CPC related registers */
- #define CPC_MCUSYS_CPC_OFF_THRES MCUCFG_REG(0xa714)
- #define CPC_MCUSYS_PWR_CTRL MCUCFG_REG(0xa804)
- #define CPC_MCUSYS_CPC_FLOW_CTRL_CFG MCUCFG_REG(0xa814)
- #define CPC_MCUSYS_LAST_CORE_REQ MCUCFG_REG(0xa818)
- #define CPC_MCUSYS_MP_LAST_CORE_RESP MCUCFG_REG(0xa81c)
- #define CPC_MCUSYS_LAST_CORE_RESP MCUCFG_REG(0xa824)
- #define CPC_MCUSYS_PWR_ON_MASK MCUCFG_REG(0xa828)
- #define CPC_MCUSYS_CPU_ON_SW_HINT_SET MCUCFG_REG(0xa8a8)
- #define CPC_MCUSYS_CPU_ON_SW_HINT_CLR MCUCFG_REG(0xa8ac)
- #define CPC_MCUSYS_CPC_DBG_SETTING MCUCFG_REG(0xab00)
- #define CPC_MCUSYS_CPC_KERNEL_TIME_L_BASE MCUCFG_REG(0xab04)
- #define CPC_MCUSYS_CPC_KERNEL_TIME_H_BASE MCUCFG_REG(0xab08)
- #define CPC_MCUSYS_CPC_SYSTEM_TIME_L_BASE MCUCFG_REG(0xab0c)
- #define CPC_MCUSYS_CPC_SYSTEM_TIME_H_BASE MCUCFG_REG(0xab10)
- #define CPC_MCUSYS_TRACE_SEL MCUCFG_REG(0xab14)
- #define CPC_MCUSYS_TRACE_DATA MCUCFG_REG(0xab20)
- #define CPC_MCUSYS_CLUSTER_COUNTER MCUCFG_REG(0xab70)
- #define CPC_MCUSYS_CLUSTER_COUNTER_CLR MCUCFG_REG(0xab74)
- #define SPARK2LDO MCUCFG_REG(0x2700)
- /* APB module mcucfg */
- #define MP0_CA7_CACHE_CONFIG MCUCFG_REG(0x000)
- #define MP0_AXI_CONFIG MCUCFG_REG(0x02C)
- #define MP0_MISC_CONFIG0 MCUCFG_REG(0x030)
- #define MP0_MISC_CONFIG1 MCUCFG_REG(0x034)
- #define MP0_MISC_CONFIG2 MCUCFG_REG(0x038)
- #define MP0_MISC_CONFIG_BOOT_ADDR(cpu) (MP0_MISC_CONFIG2 + ((cpu) * 8))
- #define MP0_MISC_CONFIG3 MCUCFG_REG(0x03C)
- #define MP0_MISC_CONFIG9 MCUCFG_REG(0x054)
- #define MP0_CA7_MISC_CONFIG MCUCFG_REG(0x064)
- #define MP0_RW_RSVD0 MCUCFG_REG(0x06C)
- #define MP1_CA7_CACHE_CONFIG MCUCFG_REG(0x200)
- #define MP1_AXI_CONFIG MCUCFG_REG(0x22C)
- #define MP1_MISC_CONFIG0 MCUCFG_REG(0x230)
- #define MP1_MISC_CONFIG1 MCUCFG_REG(0x234)
- #define MP1_MISC_CONFIG2 MCUCFG_REG(0x238)
- #define MP1_MISC_CONFIG_BOOT_ADDR(cpu) (MP1_MISC_CONFIG2 + ((cpu) * 8))
- #define MP1_MISC_CONFIG3 MCUCFG_REG(0x23C)
- #define MP1_MISC_CONFIG9 MCUCFG_REG(0x254)
- #define MP1_CA7_MISC_CONFIG MCUCFG_REG(0x264)
- #define CCI_ADB400_DCM_CONFIG MCUCFG_REG(0x740)
- #define SYNC_DCM_CONFIG MCUCFG_REG(0x744)
- #define MP0_CLUSTER_CFG0 MCUCFG_REG(0xC8D0)
- #define MP0_SPMC MCUCFG_REG(0x788)
- #define MP1_SPMC MCUCFG_REG(0x78C)
- #define MP2_AXI_CONFIG MCUCFG_REG(0x220C)
- #define MP2_AXI_CONFIG_ACINACTM BIT(0)
- #define MP2_AXI_CONFIG_AINACTS BIT(4)
- #define MPx_AXI_CONFIG_ACINACTM BIT(4)
- #define MPx_AXI_CONFIG_AINACTS BIT(5)
- #define MPx_CA7_MISC_CONFIG_standbywfil2 BIT(28)
- #define MP0_CPU0_STANDBYWFE BIT(20)
- #define MP0_CPU1_STANDBYWFE BIT(21)
- #define MP0_CPU2_STANDBYWFE BIT(22)
- #define MP0_CPU3_STANDBYWFE BIT(23)
- #define MP1_CPU0_STANDBYWFE BIT(20)
- #define MP1_CPU1_STANDBYWFE BIT(21)
- #define MP1_CPU2_STANDBYWFE BIT(22)
- #define MP1_CPU3_STANDBYWFE BIT(23)
- #define CPUSYS0_SPARKVRETCNTRL MCUCFG_REG(0x1c00)
- #define CPUSYS0_SPARKEN MCUCFG_REG(0x1c04)
- #define CPUSYS0_AMUXSEL MCUCFG_REG(0x1c08)
- #define CPUSYS1_SPARKVRETCNTRL MCUCFG_REG(0x3c00)
- #define CPUSYS1_SPARKEN MCUCFG_REG(0x3c04)
- #define CPUSYS1_AMUXSEL MCUCFG_REG(0x3c08)
- #define MP2_PWR_RST_CTL MCUCFG_REG(0x2008)
- #define MP2_PTP3_CPUTOP_SPMC0 MCUCFG_REG(0x22A0)
- #define MP2_PTP3_CPUTOP_SPMC1 MCUCFG_REG(0x22A4)
- #define MP2_COQ MCUCFG_REG(0x22BC)
- #define MP2_COQ_SW_DIS BIT(0)
- #define MP2_CA15M_MON_SEL MCUCFG_REG(0x2400)
- #define MP2_CA15M_MON_L MCUCFG_REG(0x2404)
- #define CPUSYS2_CPU0_SPMC_CTL MCUCFG_REG(0x2430)
- #define CPUSYS2_CPU1_SPMC_CTL MCUCFG_REG(0x2438)
- #define CPUSYS2_CPU0_SPMC_STA MCUCFG_REG(0x2434)
- #define CPUSYS2_CPU1_SPMC_STA MCUCFG_REG(0x243C)
- #define MP0_CA7L_DBG_PWR_CTRL MCUCFG_REG(0x068)
- #define MP1_CA7L_DBG_PWR_CTRL MCUCFG_REG(0x268)
- #define BIG_DBG_PWR_CTRL MCUCFG_REG(0x75C)
- #define MP2_SW_RST_B BIT(0)
- #define MP2_TOPAON_APB_MASK BIT(1)
- #define B_SW_HOT_PLUG_RESET BIT(30)
- #define B_SW_PD_OFFSET (18U)
- #define B_SW_PD (U(0x3f) << B_SW_PD_OFFSET)
- #define B_SW_SRAM_SLEEPB_OFFSET (12U)
- #define B_SW_SRAM_SLEEPB (U(0x3f) << B_SW_SRAM_SLEEPB_OFFSET)
- #define B_SW_SRAM_ISOINTB BIT(9)
- #define B_SW_ISO BIT(8)
- #define B_SW_LOGIC_PDB BIT(7)
- #define B_SW_LOGIC_PRE2_PDB BIT(6)
- #define B_SW_LOGIC_PRE1_PDB BIT(5)
- #define B_SW_FSM_OVERRIDE BIT(4)
- #define B_SW_PWR_ON BIT(3)
- #define B_SW_PWR_ON_OVERRIDE_EN BIT(2)
- #define B_FSM_STATE_OUT_OFFSET (6U)
- #define B_FSM_STATE_OUT_MASK (U(0x1f) << B_FSM_STATE_OUT_OFFSET)
- #define B_SW_LOGIC_PDBO_ALL_OFF_ACK BIT(5)
- #define B_SW_LOGIC_PDBO_ALL_ON_ACK BIT(4)
- #define B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK BIT(3)
- #define B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK BIT(2)
- #define B_FSM_OFF (0U << B_FSM_STATE_OUT_OFFSET)
- #define B_FSM_ON (1U << B_FSM_STATE_OUT_OFFSET)
- #define B_FSM_RET (2U << B_FSM_STATE_OUT_OFFSET)
- #ifndef __ASSEMBLER__
- /* cpu boot mode */
- enum {
- MP0_CPUCFG_64BIT_SHIFT = 12U,
- MP1_CPUCFG_64BIT_SHIFT = 28U,
- MP0_CPUCFG_64BIT = U(0xf) << MP0_CPUCFG_64BIT_SHIFT,
- MP1_CPUCFG_64BIT = U(0xf) << MP1_CPUCFG_64BIT_SHIFT
- };
- enum {
- MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0U,
- MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4U,
- MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8U,
- MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12U,
- MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16U,
- MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK =
- U(0xf) << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT,
- MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK =
- U(0xf) << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT,
- MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK =
- U(0xf) << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT,
- MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK =
- U(0xf) << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT,
- MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK =
- U(0xf) << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT
- };
- enum {
- MP1_AINACTS_SHIFT = 4U,
- MP1_AINACTS = 1U << MP1_AINACTS_SHIFT
- };
- enum {
- MP1_SW_CG_GEN_SHIFT = 12U,
- MP1_SW_CG_GEN = 1U << MP1_SW_CG_GEN_SHIFT
- };
- enum {
- MP1_L2RSTDISABLE_SHIFT = 14U,
- MP1_L2RSTDISABLE = 1U << MP1_L2RSTDISABLE_SHIFT
- };
- #endif /* __ASSEMBLER__ */
- #endif /* MCUCFG_H */
|