123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126 |
- /*
- * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
- * Copyright (c) 2018, Icenowy Zheng <icenowy@aosc.io>
- *
- * SPDX-License-Identifier: BSD-3-Clause
- */
- #include <errno.h>
- #include <common/debug.h>
- #include <common/fdt_wrappers.h>
- #include <drivers/allwinner/axp.h>
- #include <drivers/allwinner/sunxi_rsb.h>
- #include <libfdt.h>
- #include <lib/mmio.h>
- #include <sunxi_cpucfg.h>
- #include <sunxi_def.h>
- #include <sunxi_mmap.h>
- #include <sunxi_private.h>
- #define AXP805_HW_ADDR 0x745
- #define AXP805_RT_ADDR 0x3a
- static enum pmic_type {
- UNKNOWN,
- AXP805,
- } pmic;
- int axp_read(uint8_t reg)
- {
- return rsb_read(AXP805_RT_ADDR, reg);
- }
- int axp_write(uint8_t reg, uint8_t val)
- {
- return rsb_write(AXP805_RT_ADDR, reg, val);
- }
- static int rsb_init(void)
- {
- int ret;
- ret = rsb_init_controller();
- if (ret)
- return ret;
- /* Switch to the recommended 3 MHz bus clock. */
- ret = rsb_set_bus_speed(SUNXI_OSC24M_CLK_IN_HZ, 3000000);
- if (ret)
- return ret;
- /* Initiate an I2C transaction to switch the PMIC to RSB mode. */
- ret = rsb_set_device_mode(AXP20X_MODE_RSB << 16 | AXP20X_MODE_REG << 8);
- if (ret)
- return ret;
- /* Associate the 8-bit runtime address with the 12-bit bus address. */
- ret = rsb_assign_runtime_address(AXP805_HW_ADDR, AXP805_RT_ADDR);
- if (ret)
- return ret;
- return axp_check_id();
- }
- int sunxi_pmic_setup(uint16_t socid, const void *fdt)
- {
- int node, ret;
- node = fdt_node_offset_by_compatible(fdt, 0, "allwinner,sun8i-a23-rsb");
- if ((node < 0) || !fdt_node_is_enabled(fdt, node)) {
- return -ENODEV;
- }
- INFO("PMIC: Probing AXP805 on RSB\n");
- ret = sunxi_init_platform_r_twi(socid, true);
- if (ret)
- return ret;
- ret = rsb_init();
- if (ret)
- return ret;
- /* Switch the AXP805 to master/single-PMIC mode. */
- ret = axp_write(0xff, 0x0);
- if (ret)
- return ret;
- pmic = AXP805;
- axp_setup_regulators(fdt);
- /* Switch the PMIC back to I2C mode. */
- ret = axp_write(AXP20X_MODE_REG, AXP20X_MODE_I2C);
- if (ret)
- return ret;
- return 0;
- }
- void sunxi_power_down(void)
- {
- switch (pmic) {
- case AXP805:
- /* (Re-)init RSB in case the rich OS has disabled it. */
- sunxi_init_platform_r_twi(SUNXI_SOC_H6, true);
- rsb_init();
- axp_power_off();
- break;
- default:
- break;
- }
- }
- void sunxi_cpu_power_off_self(void)
- {
- u_register_t mpidr = read_mpidr();
- unsigned int core = MPIDR_AFFLVL0_VAL(mpidr);
- /* Enable the CPUIDLE hardware (only really needs to be done once). */
- mmio_write_32(SUNXI_CPUIDLE_EN_REG, 0x16aa0000);
- mmio_write_32(SUNXI_CPUIDLE_EN_REG, 0xaa160001);
- /* Trigger power off for this core. */
- mmio_write_32(SUNXI_CORE_CLOSE_REG, BIT_32(core));
- }
|