platform_def.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * Copyright 2020-2023 NXP
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #ifndef PLATFORM_DEF_H
  7. #define PLATFORM_DEF_H
  8. #include <common/tbbr/tbbr_img_def.h>
  9. #include <lib/utils_def.h>
  10. #include <lib/xlat_tables/xlat_tables_v2.h>
  11. #include <plat/common/common_def.h>
  12. #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
  13. #define PLATFORM_LINKER_ARCH aarch64
  14. #define PLATFORM_STACK_SIZE 0xB00
  15. #define CACHE_WRITEBACK_GRANULE 64
  16. #define PLAT_PRIMARY_CPU U(0x0)
  17. #define PLATFORM_MAX_CPU_PER_CLUSTER U(4)
  18. #define PLATFORM_CLUSTER_COUNT U(1)
  19. #define PLATFORM_CLUSTER0_CORE_COUNT U(4)
  20. #define PLATFORM_CLUSTER1_CORE_COUNT U(0)
  21. #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
  22. #define IMX_PWR_LVL0 MPIDR_AFFLVL0
  23. #define IMX_PWR_LVL1 MPIDR_AFFLVL1
  24. #define IMX_PWR_LVL2 MPIDR_AFFLVL2
  25. #define PWR_DOMAIN_AT_MAX_LVL U(1)
  26. #define PLAT_MAX_PWR_LVL U(2)
  27. #define PLAT_MAX_OFF_STATE U(4)
  28. #define PLAT_MAX_RET_STATE U(2)
  29. #define PLAT_WAIT_RET_STATE U(1)
  30. #define PLAT_STOP_OFF_STATE U(3)
  31. #if defined(NEED_BL2)
  32. #define BL2_BASE U(0x970000)
  33. #define BL2_SIZE SZ_128K
  34. #define BL2_LIMIT (BL2_BASE + BL2_SIZE)
  35. #define BL31_BASE U(0x950000)
  36. #define IMX_FIP_BASE U(0x40310000)
  37. #define IMX_FIP_SIZE U(0x000300000)
  38. #define IMX_FIP_LIMIT U(FIP_BASE + FIP_SIZE)
  39. /* Define FIP image location on eMMC */
  40. #define IMX_FIP_MMC_BASE U(0x100000)
  41. #define PLAT_IMX8MP_BOOT_MMC_BASE U(0x30B50000) /* SD */
  42. #else
  43. #define BL31_BASE U(0x970000)
  44. #endif
  45. #define BL31_SIZE SZ_128K
  46. #define BL31_LIMIT (BL31_BASE + BL31_SIZE)
  47. #define PLAT_PRI_BITS U(3)
  48. #define PLAT_SDEI_CRITICAL_PRI 0x10
  49. #define PLAT_SDEI_NORMAL_PRI 0x20
  50. #define PLAT_SDEI_SGI_PRIVATE U(9)
  51. /* non-secure uboot base */
  52. #ifndef PLAT_NS_IMAGE_OFFSET
  53. #define PLAT_NS_IMAGE_OFFSET U(0x40200000)
  54. #endif
  55. #define PLAT_NS_IMAGE_SIZE U(0x00200000)
  56. #define BL32_FDT_OVERLAY_ADDR (PLAT_NS_IMAGE_OFFSET + 0x3000000)
  57. /* GICv3 base address */
  58. #define PLAT_GICD_BASE U(0x38800000)
  59. #define PLAT_GICR_BASE U(0x38880000)
  60. #define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 32)
  61. #define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 32)
  62. #define MAX_XLAT_TABLES 8
  63. #define MAX_MMAP_REGIONS 16
  64. #define HAB_RVT_BASE U(0x00000900) /* HAB_RVT for i.MX8MM */
  65. #define IMX_BOOT_UART_CLK_IN_HZ 24000000 /* Select 24MHz oscillator */
  66. #define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE
  67. #define PLAT_CRASH_UART_CLK_IN_HZ 24000000
  68. #define IMX_CONSOLE_BAUDRATE 115200
  69. #define IMX_UART1_BASE U(0x30860000)
  70. #define IMX_UART2_BASE U(0x30890000)
  71. #define IMX_UART3_BASE U(0x30880000)
  72. #define IMX_UART4_BASE U(0x30a60000)
  73. #define IMX_AIPSTZ1 U(0x301f0000)
  74. #define IMX_AIPSTZ2 U(0x305f0000)
  75. #define IMX_AIPSTZ3 U(0x309f0000)
  76. #define IMX_AIPSTZ4 U(0x32df0000)
  77. #define IMX_AIPSTZ5 U(0x30df0000)
  78. #define IMX_AIPS_BASE U(0x30000000)
  79. #define IMX_AIPS_SIZE U(0x3000000)
  80. #define IMX_GPV_BASE U(0x32000000)
  81. #define IMX_GPV_SIZE U(0x800000)
  82. #define IMX_AIPS1_BASE U(0x30200000)
  83. #define IMX_AIPS4_BASE U(0x32c00000)
  84. #define IMX_ANAMIX_BASE U(0x30360000)
  85. #define IMX_CCM_BASE U(0x30380000)
  86. #define IMX_SRC_BASE U(0x30390000)
  87. #define IMX_GPC_BASE U(0x303a0000)
  88. #define IMX_RDC_BASE U(0x303d0000)
  89. #define IMX_CSU_BASE U(0x303e0000)
  90. #define IMX_WDOG_BASE U(0x30280000)
  91. #define IMX_SNVS_BASE U(0x30370000)
  92. #define IMX_NOC_BASE U(0x32700000)
  93. #define IMX_NOC_SIZE U(0x100000)
  94. #define IMX_TZASC_BASE U(0x32F80000)
  95. #define IMX_IOMUX_GPR_BASE U(0x30340000)
  96. #define IMX_CAAM_BASE U(0x30900000)
  97. #define IMX_DDRC_BASE U(0x3d400000)
  98. #define IMX_DDRPHY_BASE U(0x3c000000)
  99. #define IMX_DDR_IPS_BASE U(0x3d000000)
  100. #define IMX_DDR_IPS_SIZE U(0x1900000)
  101. #define IMX_ROM_BASE U(0x0)
  102. #define IMX_ROM_SIZE U(0x40000)
  103. #define IMX_NS_OCRAM_BASE U(0x900000)
  104. #define IMX_NS_OCRAM_SIZE U(0x60000)
  105. #define IMX_CAAM_RAM_BASE U(0x100000)
  106. #define IMX_CAAM_RAM_SIZE U(0x10000)
  107. #define IMX_DRAM_BASE U(0x40000000)
  108. #define IMX_DRAM_SIZE U(0xc0000000)
  109. #define IMX_GIC_BASE PLAT_GICD_BASE
  110. #define IMX_GIC_SIZE U(0x200000)
  111. #define IMX_HSIOMIX_CTL_BASE U(0x32f10000)
  112. #define IMX_HDMI_CTL_BASE U(0x32fc0000)
  113. #define RTX_RESET_CTL0 U(0x20)
  114. #define RTX_CLK_CTL0 U(0x40)
  115. #define RTX_CLK_CTL1 U(0x50)
  116. #define TX_CONTROL0 U(0x200)
  117. #define TX_CONTROL1 U(0x220)
  118. #define IMX_MEDIAMIX_CTL_BASE U(0x32ec0000)
  119. #define RSTn_CSR U(0x0)
  120. #define CLK_EN_CSR U(0x4)
  121. #define RST_DIV U(0x8)
  122. #define LCDIF_ARCACHE_CTRL U(0x4c)
  123. #define ISI_CACHE_CTRL U(0x50)
  124. #define WDOG_WSR U(0x2)
  125. #define WDOG_WCR_WDZST BIT(0)
  126. #define WDOG_WCR_WDBG BIT(1)
  127. #define WDOG_WCR_WDE BIT(2)
  128. #define WDOG_WCR_WDT BIT(3)
  129. #define WDOG_WCR_SRS BIT(4)
  130. #define WDOG_WCR_WDA BIT(5)
  131. #define WDOG_WCR_SRE BIT(6)
  132. #define WDOG_WCR_WDW BIT(7)
  133. #define SRC_A53RCR0 U(0x4)
  134. #define SRC_A53RCR1 U(0x8)
  135. #define SRC_OTG1PHY_SCR U(0x20)
  136. #define SRC_OTG2PHY_SCR U(0x24)
  137. #define SRC_GPR1_OFFSET U(0x74)
  138. #define SNVS_LPCR U(0x38)
  139. #define SNVS_LPCR_SRTC_ENV BIT(0)
  140. #define SNVS_LPCR_DP_EN BIT(5)
  141. #define SNVS_LPCR_TOP BIT(6)
  142. #define IOMUXC_GPR10 U(0x28)
  143. #define GPR_TZASC_EN BIT(0)
  144. #define GPR_TZASC_EN_LOCK BIT(16)
  145. #define ANAMIX_MISC_CTL U(0x124)
  146. #define DRAM_PLL_CTRL (IMX_ANAMIX_BASE + 0x50)
  147. #define MAX_CSU_NUM U(64)
  148. #define IMX_TCM_BASE U(0x7E0000)
  149. #define IMX_TCM_SIZE U(0x40000)
  150. #define OCRAM_S_BASE U(0x00180000)
  151. #define OCRAM_S_SIZE U(0x8000)
  152. #define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE)
  153. #define SAVED_DRAM_TIMING_BASE OCRAM_S_BASE
  154. #define COUNTER_FREQUENCY 8000000 /* 8MHz */
  155. #define IMX_WDOG_B_RESET
  156. #define MAX_IO_HANDLES 3U
  157. #define MAX_IO_DEVICES 2U
  158. #define MAX_IO_BLOCK_DEVICES 1U
  159. #define GIC_MAP MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW)
  160. #define AIPS_MAP MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW) /* AIPS map */
  161. #define OCRAM_S_MAP MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_MEMORY | MT_RW) /* OCRAM_S */
  162. #define DDRC_MAP MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW) /* DDRMIX */
  163. #define NOC_MAP MAP_REGION_FLAT(IMX_NOC_BASE, IMX_NOC_SIZE, MT_DEVICE | MT_RW) /* NOC QoS */
  164. #define CAAM_RAM_MAP MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW) /* CAMM RAM */
  165. #define NS_OCRAM_MAP MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW) /* NS OCRAM */
  166. #define ROM_MAP MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO) /* ROM code */
  167. /*
  168. * Note: DRAM region is mapped with entire size available and uses MT_RW
  169. * attributes.
  170. * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
  171. * for explanation of this mapping scheme.
  172. */
  173. #define DRAM_MAP MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS) /* DRAM */
  174. #endif /* platform_def.h */