emi_mpu.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #ifndef EMI_MPU_H
  7. #define EMI_MPU_H
  8. #include <platform_def.h>
  9. #define EMI_MPUP (EMI_BASE + 0x01D8)
  10. #define EMI_MPUQ (EMI_BASE + 0x01E0)
  11. #define EMI_MPUR (EMI_BASE + 0x01E8)
  12. #define EMI_MPUS (EMI_BASE + 0x01F0)
  13. #define EMI_MPUT (EMI_BASE + 0x01F8)
  14. #define EMI_MPUY (EMI_BASE + 0x0220)
  15. #define EMI_MPU_CTRL (EMI_MPU_BASE + 0x0000)
  16. #define EMI_MPUD0_ST (EMI_BASE + 0x0160)
  17. #define EMI_MPUD1_ST (EMI_BASE + 0x0164)
  18. #define EMI_MPUD2_ST (EMI_BASE + 0x0168)
  19. #define EMI_MPUD3_ST (EMI_BASE + 0x016C)
  20. #define EMI_MPUD0_ST2 (EMI_BASE + 0x0200)
  21. #define EMI_MPUD1_ST2 (EMI_BASE + 0x0204)
  22. #define EMI_MPUD2_ST2 (EMI_BASE + 0x0208)
  23. #define EMI_MPUD3_ST2 (EMI_BASE + 0x020C)
  24. #define EMI_PHY_OFFSET (0x40000000UL)
  25. #define NO_PROT (0)
  26. #define SEC_RW (1)
  27. #define SEC_RW_NSEC_R (2)
  28. #define SEC_RW_NSEC_W (3)
  29. #define SEC_R_NSEC_R (4)
  30. #define FORBIDDEN (5)
  31. #define SEC_R_NSEC_RW (6)
  32. #define SECURE_OS_MPU_REGION_ID (0)
  33. #define ATF_MPU_REGION_ID (1)
  34. #define EMI_MPU_SA0 (EMI_MPU_BASE + 0x100)
  35. #define EMI_MPU_EA0 (EMI_MPU_BASE + 0x200)
  36. #define EMI_MPU_SA(region) (EMI_MPU_SA0 + (region) * 4)
  37. #define EMI_MPU_EA(region) (EMI_MPU_EA0 + (region) * 4)
  38. #define EMI_MPU_APC0 (EMI_MPU_BASE + 0x300)
  39. #define EMI_MPU_APC(region, dgroup) (EMI_MPU_APC0 + (region) * 4 + \
  40. (dgroup) * 0x100)
  41. #define EMI_MPU_CTRL_D0 (EMI_MPU_BASE + 0x800)
  42. #define EMI_MPU_CTRL_D(domain) (EMI_MPU_CTRL_D0 + domain * 4)
  43. #define EMI_RG_MASK_D0 (EMI_MPU_BASE + 0x900)
  44. #define EMI_RG_MASK_D(domain) (EMI_RG_MASK_D0 + domain * 4)
  45. #define EMI_MPU_DOMAIN_NUM 16
  46. #define EMI_MPU_REGION_NUM 32
  47. #define EMI_MPU_ALIGN_BITS 16
  48. #define DRAM_OFFSET (0x40000000 >> EMI_MPU_ALIGN_BITS)
  49. #define EMI_MPU_DGROUP_NUM (EMI_MPU_DOMAIN_NUM / 8)
  50. #if (EMI_MPU_DGROUP_NUM == 1)
  51. #define SET_ACCESS_PERMISSION(apc_ary, lock, d7, d6, d5, d4, d3, d2, d1, d0) \
  52. do { \
  53. apc_ary[0] = 0; \
  54. apc_ary[0] = \
  55. (((unsigned int) d7) << 21) | (((unsigned int) d6) << 18) \
  56. | (((unsigned int) d5) << 15) | (((unsigned int) d4) << 12) \
  57. | (((unsigned int) d3) << 9) | (((unsigned int) d2) << 6) \
  58. | (((unsigned int) d1) << 3) | ((unsigned int) d0) \
  59. | (((unsigned int) lock) << 31); \
  60. } while (0)
  61. #elif (EMI_MPU_DGROUP_NUM == 2)
  62. #define SET_ACCESS_PERMISSION(apc_ary, lock, d15, d14, d13, d12, d11, d10, \
  63. d9, d8, d7, d6, d5, d4, d3, d2, d1, d0) \
  64. do { \
  65. apc_ary[1] = \
  66. (((unsigned int) d15) << 21) | (((unsigned int) d14) << 18) \
  67. | (((unsigned int) d13) << 15) | (((unsigned int) d12) << 12) \
  68. | (((unsigned int) d11) << 9) | (((unsigned int) d10) << 6) \
  69. | (((unsigned int) d9) << 3) | ((unsigned int) d8); \
  70. apc_ary[0] = \
  71. (((unsigned int) d7) << 21) | (((unsigned int) d6) << 18) \
  72. | (((unsigned int) d5) << 15) | (((unsigned int) d4) << 12) \
  73. | (((unsigned int) d3) << 9) | (((unsigned int) d2) << 6) \
  74. | (((unsigned int) d1) << 3) | ((unsigned int) d0) \
  75. | (((unsigned int) lock) << 31); \
  76. } while (0)
  77. #endif
  78. struct emi_region_info_t {
  79. unsigned long long start;
  80. unsigned long long end;
  81. unsigned int region;
  82. unsigned long apc[EMI_MPU_DGROUP_NUM];
  83. };
  84. void emi_mpu_init(void);
  85. int emi_mpu_set_protection(struct emi_region_info_t *region_info);
  86. void dump_emi_mpu_regions(void);
  87. #endif /* __EMI_MPU_H */