mt_spm_idle.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * Copyright (c) 2020, MediaTek Inc. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #include <common/debug.h>
  7. #include <lib/mmio.h>
  8. #include <mt_spm.h>
  9. #include <mt_spm_conservation.h>
  10. #include <mt_spm_idle.h>
  11. #include <mt_spm_internal.h>
  12. #include <mt_spm_reg.h>
  13. #include <mt_spm_resource_req.h>
  14. #include <plat_pm.h>
  15. #define __WAKE_SRC_FOR_IDLE_COMMON__ \
  16. (R12_PCM_TIMER | \
  17. R12_KP_IRQ_B | \
  18. R12_APWDT_EVENT_B | \
  19. R12_APXGPT1_EVENT_B | \
  20. R12_CONN2AP_SPM_WAKEUP_B | \
  21. R12_EINT_EVENT_B | \
  22. R12_CONN_WDT_IRQ_B | \
  23. R12_CCIF0_EVENT_B | \
  24. R12_SSPM2SPM_WAKEUP_B | \
  25. R12_SCP2SPM_WAKEUP_B | \
  26. R12_ADSP2SPM_WAKEUP_B | \
  27. R12_USBX_CDSC_B | \
  28. R12_USBX_POWERDWN_B | \
  29. R12_SYS_TIMER_EVENT_B | \
  30. R12_EINT_EVENT_SECURE_B | \
  31. R12_CCIF1_EVENT_B | \
  32. R12_AFE_IRQ_MCU_B | \
  33. R12_SYS_CIRQ_IRQ_B | \
  34. R12_MD2AP_PEER_EVENT_B | \
  35. R12_MD1_WDT_B | \
  36. R12_CLDMA_EVENT_B | \
  37. R12_REG_CPU_WAKEUP | \
  38. R12_APUSYS_WAKE_HOST_B | \
  39. R12_PCIE_BRIDGE_IRQ | \
  40. R12_PCIE_IRQ)
  41. #if defined(CFG_MICROTRUST_TEE_SUPPORT)
  42. #define WAKE_SRC_FOR_IDLE (__WAKE_SRC_FOR_IDLE_COMMON__)
  43. #else
  44. #define WAKE_SRC_FOR_IDLE \
  45. (__WAKE_SRC_FOR_IDLE_COMMON__ | \
  46. R12_SEJ_EVENT_B)
  47. #endif
  48. static struct pwr_ctrl idle_spm_pwr = {
  49. .timer_val = 0x28000,
  50. .wake_src = WAKE_SRC_FOR_IDLE,
  51. /* Auto-gen Start */
  52. /* SPM_AP_STANDBY_CON */
  53. .reg_wfi_op = 0,
  54. .reg_wfi_type = 0,
  55. .reg_mp0_cputop_idle_mask = 0,
  56. .reg_mp1_cputop_idle_mask = 0,
  57. .reg_mcusys_idle_mask = 0,
  58. .reg_md_apsrc_1_sel = 0,
  59. .reg_md_apsrc_0_sel = 0,
  60. .reg_conn_apsrc_sel = 0,
  61. /* SPM_SRC6_MASK */
  62. .reg_dpmaif_srcclkena_mask_b = 1,
  63. .reg_dpmaif_infra_req_mask_b = 1,
  64. .reg_dpmaif_apsrc_req_mask_b = 1,
  65. .reg_dpmaif_vrf18_req_mask_b = 1,
  66. .reg_dpmaif_ddr_en_mask_b = 1,
  67. /* SPM_SRC_REQ */
  68. .reg_spm_apsrc_req = 1,
  69. .reg_spm_f26m_req = 1,
  70. .reg_spm_infra_req = 1,
  71. .reg_spm_vrf18_req = 1,
  72. .reg_spm_ddr_en_req = 1,
  73. .reg_spm_dvfs_req = 0,
  74. .reg_spm_sw_mailbox_req = 0,
  75. .reg_spm_sspm_mailbox_req = 0,
  76. .reg_spm_adsp_mailbox_req = 0,
  77. .reg_spm_scp_mailbox_req = 0,
  78. /* SPM_SRC_MASK */
  79. .reg_md_srcclkena_0_mask_b = 1,
  80. .reg_md_srcclkena2infra_req_0_mask_b = 0,
  81. .reg_md_apsrc2infra_req_0_mask_b = 1,
  82. .reg_md_apsrc_req_0_mask_b = 1,
  83. .reg_md_vrf18_req_0_mask_b = 1,
  84. .reg_md_ddr_en_0_mask_b = 1,
  85. .reg_md_srcclkena_1_mask_b = 0,
  86. .reg_md_srcclkena2infra_req_1_mask_b = 0,
  87. .reg_md_apsrc2infra_req_1_mask_b = 0,
  88. .reg_md_apsrc_req_1_mask_b = 0,
  89. .reg_md_vrf18_req_1_mask_b = 0,
  90. .reg_md_ddr_en_1_mask_b = 0,
  91. .reg_conn_srcclkena_mask_b = 1,
  92. .reg_conn_srcclkenb_mask_b = 0,
  93. .reg_conn_infra_req_mask_b = 1,
  94. .reg_conn_apsrc_req_mask_b = 1,
  95. .reg_conn_vrf18_req_mask_b = 1,
  96. .reg_conn_ddr_en_mask_b = 1,
  97. .reg_conn_vfe28_mask_b = 0,
  98. .reg_srcclkeni0_srcclkena_mask_b = 1,
  99. .reg_srcclkeni0_infra_req_mask_b = 1,
  100. .reg_srcclkeni1_srcclkena_mask_b = 0,
  101. .reg_srcclkeni1_infra_req_mask_b = 0,
  102. .reg_srcclkeni2_srcclkena_mask_b = 0,
  103. .reg_srcclkeni2_infra_req_mask_b = 0,
  104. .reg_infrasys_apsrc_req_mask_b = 0,
  105. .reg_infrasys_ddr_en_mask_b = 1,
  106. .reg_md32_srcclkena_mask_b = 1,
  107. .reg_md32_infra_req_mask_b = 1,
  108. .reg_md32_apsrc_req_mask_b = 1,
  109. .reg_md32_vrf18_req_mask_b = 1,
  110. .reg_md32_ddr_en_mask_b = 1,
  111. /* SPM_SRC2_MASK */
  112. .reg_scp_srcclkena_mask_b = 1,
  113. .reg_scp_infra_req_mask_b = 1,
  114. .reg_scp_apsrc_req_mask_b = 1,
  115. .reg_scp_vrf18_req_mask_b = 1,
  116. .reg_scp_ddr_en_mask_b = 1,
  117. .reg_audio_dsp_srcclkena_mask_b = 1,
  118. .reg_audio_dsp_infra_req_mask_b = 1,
  119. .reg_audio_dsp_apsrc_req_mask_b = 1,
  120. .reg_audio_dsp_vrf18_req_mask_b = 1,
  121. .reg_audio_dsp_ddr_en_mask_b = 1,
  122. .reg_ufs_srcclkena_mask_b = 1,
  123. .reg_ufs_infra_req_mask_b = 1,
  124. .reg_ufs_apsrc_req_mask_b = 1,
  125. .reg_ufs_vrf18_req_mask_b = 1,
  126. .reg_ufs_ddr_en_mask_b = 1,
  127. .reg_disp0_apsrc_req_mask_b = 1,
  128. .reg_disp0_ddr_en_mask_b = 1,
  129. .reg_disp1_apsrc_req_mask_b = 1,
  130. .reg_disp1_ddr_en_mask_b = 1,
  131. .reg_gce_infra_req_mask_b = 1,
  132. .reg_gce_apsrc_req_mask_b = 1,
  133. .reg_gce_vrf18_req_mask_b = 1,
  134. .reg_gce_ddr_en_mask_b = 1,
  135. .reg_apu_srcclkena_mask_b = 1,
  136. .reg_apu_infra_req_mask_b = 1,
  137. .reg_apu_apsrc_req_mask_b = 1,
  138. .reg_apu_vrf18_req_mask_b = 1,
  139. .reg_apu_ddr_en_mask_b = 1,
  140. .reg_cg_check_srcclkena_mask_b = 0,
  141. .reg_cg_check_apsrc_req_mask_b = 0,
  142. .reg_cg_check_vrf18_req_mask_b = 0,
  143. .reg_cg_check_ddr_en_mask_b = 0,
  144. /* SPM_SRC3_MASK */
  145. .reg_dvfsrc_event_trigger_mask_b = 1,
  146. .reg_sw2spm_int0_mask_b = 0,
  147. .reg_sw2spm_int1_mask_b = 0,
  148. .reg_sw2spm_int2_mask_b = 0,
  149. .reg_sw2spm_int3_mask_b = 0,
  150. .reg_sc_adsp2spm_wakeup_mask_b = 0,
  151. .reg_sc_sspm2spm_wakeup_mask_b = 0,
  152. .reg_sc_scp2spm_wakeup_mask_b = 0,
  153. .reg_csyspwrreq_mask = 1,
  154. .reg_spm_srcclkena_reserved_mask_b = 0,
  155. .reg_spm_infra_req_reserved_mask_b = 0,
  156. .reg_spm_apsrc_req_reserved_mask_b = 0,
  157. .reg_spm_vrf18_req_reserved_mask_b = 0,
  158. .reg_spm_ddr_en_reserved_mask_b = 0,
  159. .reg_mcupm_srcclkena_mask_b = 1,
  160. .reg_mcupm_infra_req_mask_b = 1,
  161. .reg_mcupm_apsrc_req_mask_b = 1,
  162. .reg_mcupm_vrf18_req_mask_b = 1,
  163. .reg_mcupm_ddr_en_mask_b = 1,
  164. .reg_msdc0_srcclkena_mask_b = 1,
  165. .reg_msdc0_infra_req_mask_b = 1,
  166. .reg_msdc0_apsrc_req_mask_b = 1,
  167. .reg_msdc0_vrf18_req_mask_b = 1,
  168. .reg_msdc0_ddr_en_mask_b = 1,
  169. .reg_msdc1_srcclkena_mask_b = 1,
  170. .reg_msdc1_infra_req_mask_b = 1,
  171. .reg_msdc1_apsrc_req_mask_b = 1,
  172. .reg_msdc1_vrf18_req_mask_b = 1,
  173. .reg_msdc1_ddr_en_mask_b = 1,
  174. /* SPM_SRC4_MASK */
  175. .ccif_event_mask_b = 0xFFF,
  176. .reg_bak_psri_srcclkena_mask_b = 0,
  177. .reg_bak_psri_infra_req_mask_b = 0,
  178. .reg_bak_psri_apsrc_req_mask_b = 0,
  179. .reg_bak_psri_vrf18_req_mask_b = 0,
  180. .reg_bak_psri_ddr_en_mask_b = 0,
  181. .reg_dramc0_md32_infra_req_mask_b = 1,
  182. .reg_dramc0_md32_vrf18_req_mask_b = 0,
  183. .reg_dramc1_md32_infra_req_mask_b = 1,
  184. .reg_dramc1_md32_vrf18_req_mask_b = 0,
  185. .reg_conn_srcclkenb2pwrap_mask_b = 0,
  186. .reg_dramc0_md32_wakeup_mask = 1,
  187. .reg_dramc1_md32_wakeup_mask = 1,
  188. /* SPM_SRC5_MASK */
  189. .reg_mcusys_merge_apsrc_req_mask_b = 0x11,
  190. .reg_mcusys_merge_ddr_en_mask_b = 0x11,
  191. .reg_msdc2_srcclkena_mask_b = 1,
  192. .reg_msdc2_infra_req_mask_b = 1,
  193. .reg_msdc2_apsrc_req_mask_b = 1,
  194. .reg_msdc2_vrf18_req_mask_b = 1,
  195. .reg_msdc2_ddr_en_mask_b = 1,
  196. .reg_pcie_srcclkena_mask_b = 1,
  197. .reg_pcie_infra_req_mask_b = 1,
  198. .reg_pcie_apsrc_req_mask_b = 1,
  199. .reg_pcie_vrf18_req_mask_b = 1,
  200. .reg_pcie_ddr_en_mask_b = 1,
  201. /* SPM_WAKEUP_EVENT_MASK */
  202. .reg_wakeup_event_mask = 0x01282202,
  203. /* SPM_WAKEUP_EVENT_EXT_MASK */
  204. .reg_ext_wakeup_event_mask = 0xFFFFFFFF,
  205. /* Auto-gen End */
  206. };
  207. struct spm_lp_scen idle_spm_lp = {
  208. .pwrctrl = &idle_spm_pwr,
  209. };
  210. int mt_spm_idle_generic_enter(int state_id, unsigned int ext_opand,
  211. spm_idle_conduct fn)
  212. {
  213. unsigned int src_req = 0;
  214. if (fn != NULL) {
  215. fn(&idle_spm_lp, &src_req);
  216. }
  217. return spm_conservation(state_id, ext_opand, &idle_spm_lp, src_req);
  218. }
  219. void mt_spm_idle_generic_resume(int state_id, unsigned int ext_opand,
  220. struct wake_status **status)
  221. {
  222. spm_conservation_finish(state_id, ext_opand, &idle_spm_lp, status);
  223. }
  224. void mt_spm_idle_generic_init(void)
  225. {
  226. spm_conservation_pwrctrl_init(idle_spm_lp.pwrctrl);
  227. }