platform_def.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright (c) 2021-2024, ARM Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #ifndef PLATFORM_DEF_H
  7. #define PLATFORM_DEF_H
  8. #define PLAT_PRIMARY_CPU 0x0
  9. #define MT_GIC_BASE (0x0C000000)
  10. #define MCUCFG_BASE (0x0C530000)
  11. #define IO_PHYS (0x10000000)
  12. /* Aggregate of all devices for MMU mapping */
  13. #define MTK_DEV_RNG0_BASE IO_PHYS
  14. #define MTK_DEV_RNG0_SIZE 0x10000000
  15. #define MTK_DEV_RNG2_BASE MT_GIC_BASE
  16. #define MTK_DEV_RNG2_SIZE 0x600000
  17. #define MTK_MCDI_SRAM_BASE 0x11B000
  18. #define MTK_MCDI_SRAM_MAP_SIZE 0x1000
  19. #define APUSYS_BASE 0x19000000
  20. #define APUSYS_SCTRL_REVISER_BASE 0x19021000
  21. #define APUSYS_SCTRL_REVISER_SIZE 0x1000
  22. #define APUSYS_APU_S_S_4_BASE 0x190F2000
  23. #define APUSYS_APU_S_S_4_SIZE 0x1000
  24. #define APUSYS_APU_PLL_BASE 0x190F3000
  25. #define APUSYS_APU_PLL_SIZE 0x1000
  26. #define APUSYS_APU_ACC_BASE 0x190F4000
  27. #define APUSYS_APU_ACC_SIZE 0x1000
  28. #define TOPCKGEN_BASE (IO_PHYS + 0x00000000)
  29. #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
  30. #define SPM_BASE (IO_PHYS + 0x00006000)
  31. #define RGU_BASE (IO_PHYS + 0x00007000)
  32. #define APMIXEDSYS (IO_PHYS + 0x0000C000)
  33. #define DRM_BASE (IO_PHYS + 0x0000D000)
  34. #define SSPM_MBOX_BASE (IO_PHYS + 0x00480000)
  35. #define PERICFG_AO_BASE (IO_PHYS + 0x01003000)
  36. #define VPPSYS0_BASE (IO_PHYS + 0x04000000)
  37. #define VPPSYS1_BASE (IO_PHYS + 0x04f00000)
  38. #define VDOSYS0_BASE (IO_PHYS + 0x0C01A000)
  39. #define VDOSYS1_BASE (IO_PHYS + 0x0C100000)
  40. #define DVFSRC_BASE (IO_PHYS + 0x00012000)
  41. /*******************************************************************************
  42. * DP/eDP related constants
  43. ******************************************************************************/
  44. #define EDP_SEC_BASE (IO_PHYS + 0x0C504000)
  45. #define DP_SEC_BASE (IO_PHYS + 0x0C604000)
  46. #define EDP_SEC_SIZE 0x1000
  47. #define DP_SEC_SIZE 0x1000
  48. /*******************************************************************************
  49. * GPIO related constants
  50. ******************************************************************************/
  51. #define GPIO_BASE (IO_PHYS + 0x00005000)
  52. #define IOCFG_BM_BASE (IO_PHYS + 0x01D10000)
  53. #define IOCFG_BL_BASE (IO_PHYS + 0x01D30000)
  54. #define IOCFG_BR_BASE (IO_PHYS + 0x01D40000)
  55. #define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
  56. #define IOCFG_RB_BASE (IO_PHYS + 0x01EB0000)
  57. #define IOCFG_TL_BASE (IO_PHYS + 0x01F40000)
  58. /*******************************************************************************
  59. * UART related constants
  60. ******************************************************************************/
  61. #define UART0_BASE (IO_PHYS + 0x01001100)
  62. #define UART1_BASE (IO_PHYS + 0x01001200)
  63. #define UART_BAUDRATE 115200
  64. /*******************************************************************************
  65. * PMIC related constants
  66. ******************************************************************************/
  67. #define PMIC_WRAP_BASE (IO_PHYS + 0x00024000)
  68. /*******************************************************************************
  69. * EMI MPU related constants
  70. ******************************************************************************/
  71. #define EMI_MPU_BASE (IO_PHYS + 0x00226000)
  72. #define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000)
  73. /*******************************************************************************
  74. * System counter frequency related constants
  75. ******************************************************************************/
  76. #define SYS_COUNTER_FREQ_IN_TICKS 13000000
  77. #define SYS_COUNTER_FREQ_IN_MHZ 13
  78. /*******************************************************************************
  79. * GIC-600 & interrupt handling related constants
  80. ******************************************************************************/
  81. /* Base MTK_platform compatible GIC memory map */
  82. #define BASE_GICD_BASE MT_GIC_BASE
  83. #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
  84. #define DEV_IRQ_ID 580
  85. #define PLAT_MTK_G1S_IRQ_PROPS(grp) \
  86. INTR_PROP_DESC(DEV_IRQ_ID, GIC_HIGHEST_SEC_PRIORITY, grp, \
  87. GIC_INTR_CFG_LEVEL)
  88. #define SYS_CIRQ_BASE (IO_PHYS + 0x204000)
  89. #define CIRQ_REG_NUM 23
  90. #define CIRQ_IRQ_NUM 730
  91. #define CIRQ_SPI_START 96
  92. #define MD_WDT_IRQ_BIT_ID 141
  93. /*******************************************************************************
  94. * Platform binary types for linking
  95. ******************************************************************************/
  96. #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
  97. #define PLATFORM_LINKER_ARCH aarch64
  98. /*******************************************************************************
  99. * Generic platform constants
  100. ******************************************************************************/
  101. #define PLATFORM_STACK_SIZE 0x800
  102. #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
  103. #define PLAT_MAX_PWR_LVL U(3)
  104. #define PLAT_MAX_RET_STATE U(1)
  105. #define PLAT_MAX_OFF_STATE U(9)
  106. #define PLATFORM_SYSTEM_COUNT U(1)
  107. #define PLATFORM_MCUSYS_COUNT U(1)
  108. #define PLATFORM_CLUSTER_COUNT U(1)
  109. #define PLATFORM_CLUSTER0_CORE_COUNT U(8)
  110. #define PLATFORM_CLUSTER1_CORE_COUNT U(0)
  111. #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
  112. #define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
  113. #define SOC_CHIP_ID U(0x8195)
  114. /*******************************************************************************
  115. * Platform memory map related constants
  116. ******************************************************************************/
  117. #define TZRAM_BASE 0x54600000
  118. #define TZRAM_SIZE 0x00040000
  119. /*******************************************************************************
  120. * BL31 specific defines.
  121. ******************************************************************************/
  122. /*
  123. * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
  124. * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
  125. * little space for growth.
  126. */
  127. #define BL31_BASE (TZRAM_BASE + 0x1000)
  128. #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
  129. /*******************************************************************************
  130. * Platform specific page table and MMU setup constants
  131. ******************************************************************************/
  132. #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
  133. #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
  134. #define MAX_XLAT_TABLES 16
  135. #define MAX_MMAP_REGIONS 16
  136. /*******************************************************************************
  137. * Declarations and constants to access the mailboxes safely. Each mailbox is
  138. * aligned on the biggest cache line size in the platform. This is known only
  139. * to the platform as it might have a combination of integrated and external
  140. * caches. Such alignment ensures that two maiboxes do not sit on the same cache
  141. * line at any cache level. They could belong to different cpus/clusters &
  142. * get written while being protected by different locks causing corruption of
  143. * a valid mailbox address.
  144. ******************************************************************************/
  145. #define CACHE_WRITEBACK_SHIFT 6
  146. #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
  147. #endif /* PLATFORM_DEF_H */