plat_ipi.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * Copyright (c) 2022, Xilinx, Inc. All rights reserved.
  3. * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
  4. *
  5. * SPDX-License-Identifier: BSD-3-Clause
  6. */
  7. /* Versal IPI management enums and defines */
  8. #ifndef PLAT_IPI_H
  9. #define PLAT_IPI_H
  10. #include <stdint.h>
  11. #include <ipi.h>
  12. /*********************************************************************
  13. * IPI agent IDs macros
  14. ********************************************************************/
  15. #define IPI_ID_PMC 1U
  16. #define IPI_ID_APU 2U
  17. #define IPI_ID_RPU0 3U
  18. #define IPI_ID_RPU1 4U
  19. #define IPI_ID_3 5U
  20. #define IPI_ID_4 6U
  21. #define IPI_ID_5 7U
  22. #define IPI_ID_PMC_NOBUF 8U
  23. #define IPI_ID_6_NOBUF_95 9U
  24. #define IPI_ID_1_NOBUF 10U
  25. #define IPI_ID_2_NOBUF 11U
  26. #define IPI_ID_3_NOBUF 12U
  27. #define IPI_ID_4_NOBUF 13U
  28. #define IPI_ID_5_NOBUF 14U
  29. #define IPI_ID_6_NOBUF_101 15U
  30. #define IPI_ID_MAX 16U
  31. /*********************************************************************
  32. * IPI message buffers
  33. ********************************************************************/
  34. #define IPI_BUFFER_BASEADDR (0xEB3F0000U)
  35. #define IPI_LOCAL_ID IPI_ID_APU
  36. #define IPI_REMOTE_ID IPI_ID_PMC
  37. #define IPI_BUFFER_LOCAL_BASE (IPI_BUFFER_BASEADDR + (IPI_LOCAL_ID * 0x200U))
  38. #define IPI_BUFFER_REMOTE_BASE (IPI_BUFFER_BASEADDR + (IPI_REMOTE_ID * 0x200U))
  39. #define IPI_BUFFER_TARGET_LOCAL_OFFSET (IPI_LOCAL_ID * 0x40U)
  40. #define IPI_BUFFER_TARGET_REMOTE_OFFSET (IPI_REMOTE_ID * 0x40U)
  41. #define IPI_BUFFER_MAX_WORDS 8
  42. #define IPI_BUFFER_REQ_OFFSET 0x0U
  43. #define IPI_BUFFER_RESP_OFFSET 0x20U
  44. /*********************************************************************
  45. * Platform specific IPI API declarations
  46. ********************************************************************/
  47. /* Configure IPI table for versal_net */
  48. void versal_net_ipi_config_table_init(void);
  49. /*******************************************************************************
  50. * IPI registers and bitfields
  51. ******************************************************************************/
  52. #define IPI0_REG_BASE (0xEB330000U)
  53. #define IPI0_TRIG_BIT (1 << 2)
  54. #define PMC_IPI_TRIG_BIT (1 << 1)
  55. #define IPI1_REG_BASE (0xEB340000U)
  56. #define IPI1_TRIG_BIT (1 << 3)
  57. #define IPI2_REG_BASE (0xEB350000U)
  58. #define IPI2_TRIG_BIT (1 << 4)
  59. #define IPI3_REG_BASE (0xEB360000U)
  60. #define IPI3_TRIG_BIT (1 << 5)
  61. #define IPI4_REG_BASE (0xEB370000U)
  62. #define IPI4_TRIG_BIT (1 << 6)
  63. #define IPI5_REG_BASE (0xEB380000U)
  64. #define IPI5_TRIG_BIT (1 << 7)
  65. #define PMC_NOBUF_REG_BASE (0xEB390000U)
  66. #define PMC_NOBUF_TRIG_BIT (1 << 8)
  67. #define IPI6_NOBUF_95_REG_BASE (0xEB3A0000U)
  68. #define IPI6_NOBUF_95_TRIG_BIT (1 << 9)
  69. #define IPI1_NOBUF_REG_BASE (0xEB3B0000U)
  70. #define IPI1_NOBUF_TRIG_BIT (1 << 10)
  71. #define IPI2_NOBUF_REG_BASE (0xEB3B1000U)
  72. #define IPI2_NOBUF_TRIG_BIT (1 << 11)
  73. #define IPI3_NOBUF_REG_BASE (0xEB3B2000U)
  74. #define IPI3_NOBUF_TRIG_BIT (1 << 12)
  75. #define IPI4_NOBUF_REG_BASE (0xEB3B3000U)
  76. #define IPI4_NOBUF_TRIG_BIT (1 << 13)
  77. #define IPI5_NOBUF_REG_BASE (0xEB3B4000U)
  78. #define IPI5_NOBUF_TRIG_BIT (1 << 14)
  79. #define IPI6_NOBUF_101_REG_BASE (0xEB3B5000U)
  80. #define IPI6_NOBUF_101_TRIG_BIT (1 << 15)
  81. #endif /* PLAT_IPI_H */