cortex_a57.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384
  1. /*
  2. * Copyright (c) 2017-2019, Arm Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #ifndef CORTEX_A57_H
  7. #define CORTEX_A57_H
  8. #include <lib/utils_def.h>
  9. /* Cortex-A57 midr for revision 0 */
  10. #define CORTEX_A57_MIDR U(0x410FD070)
  11. /* Retention timer tick definitions */
  12. #define RETENTION_ENTRY_TICKS_2 U(0x1)
  13. #define RETENTION_ENTRY_TICKS_8 U(0x2)
  14. #define RETENTION_ENTRY_TICKS_32 U(0x3)
  15. #define RETENTION_ENTRY_TICKS_64 U(0x4)
  16. #define RETENTION_ENTRY_TICKS_128 U(0x5)
  17. #define RETENTION_ENTRY_TICKS_256 U(0x6)
  18. #define RETENTION_ENTRY_TICKS_512 U(0x7)
  19. /*******************************************************************************
  20. * CPU Extended Control register specific definitions.
  21. ******************************************************************************/
  22. #define CORTEX_A57_ECTLR p15, 1, c15
  23. #define CORTEX_A57_ECTLR_SMP_BIT (ULL(1) << 6)
  24. #define CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38)
  25. #define CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35)
  26. #define CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32)
  27. #define CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT U(0)
  28. #define CORTEX_A57_ECTLR_CPU_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT)
  29. /*******************************************************************************
  30. * CPU Memory Error Syndrome register specific definitions.
  31. ******************************************************************************/
  32. #define CORTEX_A57_CPUMERRSR p15, 2, c15
  33. /*******************************************************************************
  34. * CPU Auxiliary Control register specific definitions.
  35. ******************************************************************************/
  36. #define CORTEX_A57_CPUACTLR p15, 0, c15
  37. #define CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_DMB (ULL(1) << 59)
  38. #define CORTEX_A57_CPUACTLR_DIS_DMB_NULLIFICATION (ULL(1) << 58)
  39. #define CORTEX_A57_CPUACTLR_DIS_LOAD_PASS_STORE (ULL(1) << 55)
  40. #define CORTEX_A57_CPUACTLR_GRE_NGRE_AS_NGNRE (ULL(1) << 54)
  41. #define CORTEX_A57_CPUACTLR_DIS_OVERREAD (ULL(1) << 52)
  42. #define CORTEX_A57_CPUACTLR_NO_ALLOC_WBWA (ULL(1) << 49)
  43. #define CORTEX_A57_CPUACTLR_DCC_AS_DCCI (ULL(1) << 44)
  44. #define CORTEX_A57_CPUACTLR_FORCE_FPSCR_FLUSH (ULL(1) << 38)
  45. #define CORTEX_A57_CPUACTLR_DIS_INSTR_PREFETCH (ULL(1) << 32)
  46. #define CORTEX_A57_CPUACTLR_DIS_STREAMING (ULL(3) << 27)
  47. #define CORTEX_A57_CPUACTLR_DIS_L1_STREAMING (ULL(3) << 25)
  48. #define CORTEX_A57_CPUACTLR_DIS_INDIRECT_PREDICTOR (ULL(1) << 4)
  49. /*******************************************************************************
  50. * L2 Control register specific definitions.
  51. ******************************************************************************/
  52. #define CORTEX_A57_L2CTLR p15, 1, c9, c0, 2
  53. #define CORTEX_A57_L2CTLR_DATA_RAM_LATENCY_SHIFT U(0)
  54. #define CORTEX_A57_L2CTLR_TAG_RAM_LATENCY_SHIFT U(6)
  55. #define CORTEX_A57_L2_DATA_RAM_LATENCY_3_CYCLES U(0x2)
  56. #define CORTEX_A57_L2_TAG_RAM_LATENCY_3_CYCLES U(0x2)
  57. /*******************************************************************************
  58. * L2 Extended Control register specific definitions.
  59. ******************************************************************************/
  60. #define CORTEX_A57_L2ECTLR p15, 1, c9, c0, 3
  61. #define CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT U(0)
  62. #define CORTEX_A57_L2ECTLR_RET_CTRL_MASK (U(0x7) << CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT)
  63. /*******************************************************************************
  64. * L2 Memory Error Syndrome register specific definitions.
  65. ******************************************************************************/
  66. #define CORTEX_A57_L2MERRSR p15, 3, c15
  67. #endif /* CORTEX_A57_H */