platform.mk 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. #
  2. # Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
  3. #
  4. # SPDX-License-Identifier: BSD-3-Clause
  5. #
  6. include common/fdt_wrappers.mk
  7. # Use the GICv3 driver on the FVP by default
  8. FVP_USE_GIC_DRIVER := FVP_GICV3
  9. # Default cluster count for FVP
  10. FVP_CLUSTER_COUNT := 2
  11. # Default number of CPUs per cluster on FVP
  12. FVP_MAX_CPUS_PER_CLUSTER := 4
  13. # Default number of threads per CPU on FVP
  14. FVP_MAX_PE_PER_CPU := 1
  15. # Disable redistributor frame of inactive/fused CPU cores by marking it as read
  16. # only; enable redistributor frames of all CPU cores by default.
  17. FVP_GICR_REGION_PROTECTION := 0
  18. FVP_DT_PREFIX := fvp-base-gicv3-psci
  19. # The FVP platform depends on this macro to build with correct GIC driver.
  20. $(eval $(call add_define,FVP_USE_GIC_DRIVER))
  21. # Pass FVP_CLUSTER_COUNT to the build system.
  22. $(eval $(call add_define,FVP_CLUSTER_COUNT))
  23. # Pass FVP_MAX_CPUS_PER_CLUSTER to the build system.
  24. $(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER))
  25. # Pass FVP_MAX_PE_PER_CPU to the build system.
  26. $(eval $(call add_define,FVP_MAX_PE_PER_CPU))
  27. # Pass FVP_GICR_REGION_PROTECTION to the build system.
  28. $(eval $(call add_define,FVP_GICR_REGION_PROTECTION))
  29. # Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2,
  30. # choose the CCI driver , else the CCN driver
  31. ifeq ($(FVP_CLUSTER_COUNT), 0)
  32. $(error "Incorrect cluster count specified for FVP port")
  33. else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2))
  34. FVP_INTERCONNECT_DRIVER := FVP_CCI
  35. else
  36. FVP_INTERCONNECT_DRIVER := FVP_CCN
  37. endif
  38. $(eval $(call add_define,FVP_INTERCONNECT_DRIVER))
  39. # Choose the GIC sources depending upon the how the FVP will be invoked
  40. ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3)
  41. # The GIC model (GIC-600 or GIC-500) will be detected at runtime
  42. GICV3_SUPPORT_GIC600 := 1
  43. GICV3_OVERRIDE_DISTIF_PWR_OPS := 1
  44. # Include GICv3 driver files
  45. include drivers/arm/gic/v3/gicv3.mk
  46. FVP_GIC_SOURCES := ${GICV3_SOURCES} \
  47. plat/common/plat_gicv3.c \
  48. plat/arm/common/arm_gicv3.c
  49. ifeq ($(filter 1,${RESET_TO_BL2} \
  50. ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),)
  51. FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c
  52. endif
  53. else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2)
  54. # No GICv4 extension
  55. GIC_ENABLE_V4_EXTN := 0
  56. $(eval $(call add_define,GIC_ENABLE_V4_EXTN))
  57. # Include GICv2 driver files
  58. include drivers/arm/gic/v2/gicv2.mk
  59. FVP_GIC_SOURCES := ${GICV2_SOURCES} \
  60. plat/common/plat_gicv2.c \
  61. plat/arm/common/arm_gicv2.c
  62. FVP_DT_PREFIX := fvp-base-gicv2-psci
  63. else
  64. $(error "Incorrect GIC driver chosen on FVP port")
  65. endif
  66. ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI)
  67. FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c
  68. else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN)
  69. FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \
  70. plat/arm/common/arm_ccn.c
  71. else
  72. $(error "Incorrect CCN driver chosen on FVP port")
  73. endif
  74. FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \
  75. plat/arm/board/fvp/fvp_security.c \
  76. plat/arm/common/arm_tzc400.c
  77. PLAT_INCLUDES := -Iplat/arm/board/fvp/include
  78. PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c
  79. FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S
  80. ifeq (${ARCH}, aarch64)
  81. # select a different set of CPU files, depending on whether we compile for
  82. # hardware assisted coherency cores or not
  83. ifeq (${HW_ASSISTED_COHERENCY}, 0)
  84. # Cores used without DSU
  85. FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \
  86. lib/cpus/aarch64/cortex_a53.S \
  87. lib/cpus/aarch64/cortex_a57.S \
  88. lib/cpus/aarch64/cortex_a72.S \
  89. lib/cpus/aarch64/cortex_a73.S
  90. else
  91. # Cores used with DSU only
  92. ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0)
  93. # AArch64-only cores
  94. FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \
  95. lib/cpus/aarch64/cortex_a76ae.S \
  96. lib/cpus/aarch64/cortex_a77.S \
  97. lib/cpus/aarch64/cortex_a78.S \
  98. lib/cpus/aarch64/neoverse_n_common.S \
  99. lib/cpus/aarch64/neoverse_n1.S \
  100. lib/cpus/aarch64/neoverse_n2.S \
  101. lib/cpus/aarch64/neoverse_e1.S \
  102. lib/cpus/aarch64/neoverse_v1.S \
  103. lib/cpus/aarch64/neoverse_v2.S \
  104. lib/cpus/aarch64/cortex_a78_ae.S \
  105. lib/cpus/aarch64/cortex_a510.S \
  106. lib/cpus/aarch64/cortex_a710.S \
  107. lib/cpus/aarch64/cortex_a715.S \
  108. lib/cpus/aarch64/cortex_x3.S \
  109. lib/cpus/aarch64/cortex_a65.S \
  110. lib/cpus/aarch64/cortex_a65ae.S \
  111. lib/cpus/aarch64/cortex_a78c.S \
  112. lib/cpus/aarch64/cortex_hayes.S \
  113. lib/cpus/aarch64/cortex_hunter.S \
  114. lib/cpus/aarch64/cortex_hunter_elp_arm.S \
  115. lib/cpus/aarch64/cortex_x2.S \
  116. lib/cpus/aarch64/neoverse_poseidon.S
  117. endif
  118. # AArch64/AArch32 cores
  119. FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \
  120. lib/cpus/aarch64/cortex_a75.S
  121. endif
  122. else
  123. FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S
  124. endif
  125. BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \
  126. drivers/arm/sp805/sp805.c \
  127. drivers/delay_timer/delay_timer.c \
  128. drivers/io/io_semihosting.c \
  129. lib/semihosting/semihosting.c \
  130. lib/semihosting/${ARCH}/semihosting_call.S \
  131. plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
  132. plat/arm/board/fvp/fvp_bl1_setup.c \
  133. plat/arm/board/fvp/fvp_err.c \
  134. plat/arm/board/fvp/fvp_io_storage.c \
  135. ${FVP_CPU_LIBS} \
  136. ${FVP_INTERCONNECT_SOURCES}
  137. ifeq (${USE_SP804_TIMER},1)
  138. BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
  139. else
  140. BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c
  141. endif
  142. BL2_SOURCES += drivers/arm/sp805/sp805.c \
  143. drivers/io/io_semihosting.c \
  144. lib/utils/mem_region.c \
  145. lib/semihosting/semihosting.c \
  146. lib/semihosting/${ARCH}/semihosting_call.S \
  147. plat/arm/board/fvp/fvp_bl2_setup.c \
  148. plat/arm/board/fvp/fvp_err.c \
  149. plat/arm/board/fvp/fvp_io_storage.c \
  150. plat/arm/common/arm_nor_psci_mem_protect.c \
  151. ${FVP_SECURITY_SOURCES}
  152. ifeq (${COT_DESC_IN_DTB},1)
  153. BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c
  154. endif
  155. ifeq (${ENABLE_RME},1)
  156. BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S
  157. BL31_SOURCES += plat/arm/board/fvp/fvp_plat_attest_token.c \
  158. plat/arm/board/fvp/fvp_realm_attest_key.c
  159. endif
  160. ifeq (${ENABLE_FEAT_RNG_TRAP},1)
  161. BL31_SOURCES += plat/arm/board/fvp/fvp_sync_traps.c
  162. endif
  163. ifeq (${RESET_TO_BL2},1)
  164. BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \
  165. plat/arm/board/fvp/fvp_bl2_el3_setup.c \
  166. ${FVP_CPU_LIBS} \
  167. ${FVP_INTERCONNECT_SOURCES}
  168. endif
  169. ifeq (${USE_SP804_TIMER},1)
  170. BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
  171. endif
  172. BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \
  173. ${FVP_SECURITY_SOURCES}
  174. ifeq (${USE_SP804_TIMER},1)
  175. BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
  176. endif
  177. BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \
  178. drivers/arm/smmu/smmu_v3.c \
  179. drivers/delay_timer/delay_timer.c \
  180. drivers/cfi/v2m/v2m_flash.c \
  181. lib/utils/mem_region.c \
  182. plat/arm/board/fvp/fvp_bl31_setup.c \
  183. plat/arm/board/fvp/fvp_console.c \
  184. plat/arm/board/fvp/fvp_pm.c \
  185. plat/arm/board/fvp/fvp_topology.c \
  186. plat/arm/board/fvp/aarch64/fvp_helpers.S \
  187. plat/arm/common/arm_nor_psci_mem_protect.c \
  188. ${FVP_CPU_LIBS} \
  189. ${FVP_GIC_SOURCES} \
  190. ${FVP_INTERCONNECT_SOURCES} \
  191. ${FVP_SECURITY_SOURCES}
  192. # Support for fconf in BL31
  193. # Added separately from the above list for better readability
  194. ifeq ($(filter 1,${RESET_TO_BL2} ${RESET_TO_BL31}),)
  195. BL31_SOURCES += lib/fconf/fconf.c \
  196. lib/fconf/fconf_dyn_cfg_getter.c \
  197. plat/arm/board/fvp/fconf/fconf_hw_config_getter.c
  198. BL31_SOURCES += ${FDT_WRAPPERS_SOURCES}
  199. ifeq (${SEC_INT_DESC_IN_FCONF},1)
  200. BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c
  201. endif
  202. endif
  203. ifeq (${USE_SP804_TIMER},1)
  204. BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c
  205. else
  206. BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c
  207. endif
  208. # Add the FDT_SOURCES and options for Dynamic Config (only for Unix env)
  209. ifdef UNIX_MK
  210. FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts
  211. FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \
  212. ${PLAT}_fw_config.dts \
  213. ${PLAT}_tb_fw_config.dts \
  214. ${PLAT}_soc_fw_config.dts \
  215. ${PLAT}_nt_fw_config.dts \
  216. )
  217. FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
  218. FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
  219. FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb
  220. FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
  221. ifeq (${SPD},tspd)
  222. FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts
  223. FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb
  224. # Add the TOS_FW_CONFIG to FIP and specify the same to certtool
  225. $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
  226. endif
  227. ifeq (${SPD},spmd)
  228. ifeq ($(ARM_SPMC_MANIFEST_DTS),)
  229. ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts
  230. endif
  231. FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS}
  232. FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb
  233. # Add the TOS_FW_CONFIG to FIP and specify the same to certtool
  234. $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG}))
  235. endif
  236. # Add the FW_CONFIG to FIP and specify the same to certtool
  237. $(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG}))
  238. # Add the TB_FW_CONFIG to FIP and specify the same to certtool
  239. $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG}))
  240. # Add the SOC_FW_CONFIG to FIP and specify the same to certtool
  241. $(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG}))
  242. # Add the NT_FW_CONFIG to FIP and specify the same to certtool
  243. $(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG}))
  244. FDT_SOURCES += ${FVP_HW_CONFIG_DTS}
  245. $(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS)))
  246. # Add the HW_CONFIG to FIP and specify the same to certtool
  247. $(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG}))
  248. endif
  249. # Enable Activity Monitor Unit extensions by default
  250. ENABLE_AMU := 1
  251. # Enable dynamic mitigation support by default
  252. DYNAMIC_WORKAROUND_CVE_2018_3639 := 1
  253. ifeq (${ENABLE_AMU},1)
  254. BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \
  255. lib/cpus/aarch64/cpuamu_helpers.S
  256. ifeq (${HW_ASSISTED_COHERENCY}, 1)
  257. BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \
  258. lib/cpus/aarch64/neoverse_n1_pubsub.c
  259. endif
  260. endif
  261. ifeq (${RAS_EXTENSION},1)
  262. BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c
  263. endif
  264. ifneq (${ENABLE_STACK_PROTECTOR},0)
  265. PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c
  266. endif
  267. ifeq (${ARCH},aarch32)
  268. NEED_BL32 := yes
  269. endif
  270. # Enable the dynamic translation tables library.
  271. ifeq ($(filter 1,${RESET_TO_BL2} ${ARM_XLAT_TABLES_LIB_V1}),)
  272. ifeq (${ARCH},aarch32)
  273. BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
  274. else # AArch64
  275. BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
  276. endif
  277. endif
  278. ifeq (${ALLOW_RO_XLAT_TABLES}, 1)
  279. ifeq (${ARCH},aarch32)
  280. BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
  281. else # AArch64
  282. BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
  283. ifeq (${SPD},tspd)
  284. BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES
  285. endif
  286. endif
  287. endif
  288. ifeq (${USE_DEBUGFS},1)
  289. BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC
  290. endif
  291. # Add support for platform supplied linker script for BL31 build
  292. $(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT))
  293. ifneq (${RESET_TO_BL2}, 0)
  294. override BL1_SOURCES =
  295. endif
  296. # Include Measured Boot makefile before any Crypto library makefile.
  297. # Crypto library makefile may need default definitions of Measured Boot build
  298. # flags present in Measured Boot makefile.
  299. ifeq (${MEASURED_BOOT},1)
  300. RSS_MEASURED_BOOT_MK := drivers/measured_boot/rss/rss_measured_boot.mk
  301. $(info Including ${RSS_MEASURED_BOOT_MK})
  302. include ${RSS_MEASURED_BOOT_MK}
  303. ifneq (${MBOOT_RSS_HASH_ALG}, sha256)
  304. $(eval $(call add_define,TF_MBEDTLS_MBOOT_USE_SHA512))
  305. endif
  306. BL1_SOURCES += ${MEASURED_BOOT_SOURCES}
  307. BL2_SOURCES += ${MEASURED_BOOT_SOURCES}
  308. endif
  309. include plat/arm/board/common/board_common.mk
  310. include plat/arm/common/arm_common.mk
  311. ifeq (${MEASURED_BOOT},1)
  312. BL1_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
  313. plat/arm/board/fvp/fvp_bl1_measured_boot.c \
  314. lib/psa/measured_boot.c
  315. BL2_SOURCES += plat/arm/board/fvp/fvp_common_measured_boot.c \
  316. plat/arm/board/fvp/fvp_bl2_measured_boot.c \
  317. lib/psa/measured_boot.c
  318. # Note that attestation code does not depend on measured boot interfaces per se,
  319. # but the two features go together - attestation without boot measurements is
  320. # pretty much pointless...
  321. BL31_SOURCES += lib/psa/delegated_attestation.c
  322. PLAT_INCLUDES += -Iinclude/lib/psa
  323. # RSS is not supported on FVP right now. Thus, we use the mocked version
  324. # of the provided PSA APIs. They return with success and hard-coded data.
  325. PLAT_RSS_NOT_SUPPORTED := 1
  326. # Even though RSS is not supported on FVP (see above), we support overriding
  327. # PLAT_RSS_NOT_SUPPORTED from the command line, just for the purpose of building
  328. # the code to detect any build regressions. The resulting firmware will not be
  329. # functional.
  330. ifneq (${PLAT_RSS_NOT_SUPPORTED},1)
  331. $(warning "RSS is not supported on FVP. The firmware will not be functional.")
  332. include drivers/arm/rss/rss_comms.mk
  333. BL1_SOURCES += ${RSS_COMMS_SOURCES}
  334. BL2_SOURCES += ${RSS_COMMS_SOURCES}
  335. BL31_SOURCES += ${RSS_COMMS_SOURCES} \
  336. lib/psa/delegated_attestation.c
  337. BL1_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
  338. BL2_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
  339. BL31_CFLAGS += -DPLAT_RSS_COMMS_PAYLOAD_MAX_SIZE=0
  340. endif
  341. endif
  342. ifeq (${DRTM_SUPPORT}, 1)
  343. BL31_SOURCES += plat/arm/board/fvp/fvp_drtm_addr.c \
  344. plat/arm/board/fvp/fvp_drtm_dma_prot.c \
  345. plat/arm/board/fvp/fvp_drtm_err.c \
  346. plat/arm/board/fvp/fvp_drtm_measurement.c \
  347. plat/arm/board/fvp/fvp_drtm_stub.c \
  348. plat/arm/common/arm_dyn_cfg.c \
  349. plat/arm/board/fvp/fvp_err.c
  350. endif
  351. ifeq (${TRUSTED_BOARD_BOOT}, 1)
  352. BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
  353. BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c
  354. # FVP being a development platform, enable capability to disable Authentication
  355. # dynamically if TRUSTED_BOARD_BOOT is set.
  356. DYN_DISABLE_AUTH := 1
  357. endif
  358. # enable trace buffer control registers access to NS by default
  359. ENABLE_TRBE_FOR_NS := 2
  360. # enable branch record buffer control registers access in NS by default
  361. # only enable for aarch64
  362. # do not enable when ENABLE_RME=1
  363. ifeq (${ARCH}, aarch64)
  364. ifeq (${ENABLE_RME},0)
  365. ENABLE_BRBE_FOR_NS := 2
  366. endif
  367. endif
  368. # enable trace system registers access to NS by default
  369. ENABLE_SYS_REG_TRACE_FOR_NS := 1
  370. # enable trace filter control registers access to NS by default
  371. ENABLE_TRF_FOR_NS := 2
  372. # Linux relies on EL3 enablement if those features are present
  373. ENABLE_FEAT_FGT := 2
  374. ENABLE_FEAT_HCX := 2
  375. ENABLE_FEAT_TCR2 := 2
  376. ifeq (${SPMC_AT_EL3}, 1)
  377. PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_el3_spmc.c
  378. endif