123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113 |
- /*
- * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
- *
- * SPDX-License-Identifier: BSD-3-Clause
- */
- #include <assert.h>
- #include <stdint.h>
- #include <common/debug.h>
- #include <common/runtime_svc.h>
- #include <services/pci_svc.h>
- #include <services/std_svc.h>
- #include <smccc_helpers.h>
- static uint64_t validate_rw_addr_sz(uint32_t addr, uint64_t off, uint64_t sz)
- {
- uint32_t nseg;
- uint32_t ret;
- uint32_t start_end_bus;
- ret = pci_get_bus_for_seg(PCI_ADDR_SEG(addr), &start_end_bus, &nseg);
- if (ret != SMC_PCI_CALL_SUCCESS) {
- return SMC_PCI_CALL_INVAL_PARAM;
- }
- switch (sz) {
- case SMC_PCI_SZ_8BIT:
- case SMC_PCI_SZ_16BIT:
- case SMC_PCI_SZ_32BIT:
- break;
- default:
- return SMC_PCI_CALL_INVAL_PARAM;
- }
- if ((off + sz) > (PCI_OFFSET_MASK + 1U)) {
- return SMC_PCI_CALL_INVAL_PARAM;
- }
- return SMC_PCI_CALL_SUCCESS;
- }
- uint64_t pci_smc_handler(uint32_t smc_fid,
- u_register_t x1,
- u_register_t x2,
- u_register_t x3,
- u_register_t x4,
- void *cookie,
- void *handle,
- u_register_t flags)
- {
- switch (smc_fid) {
- case SMC_PCI_VERSION: {
- pcie_version ver;
- ver.major = 1U;
- ver.minor = 0U;
- SMC_RET4(handle, ver.val, 0U, 0U, 0U);
- }
- case SMC_PCI_FEATURES:
- switch (x1) {
- case SMC_PCI_VERSION:
- case SMC_PCI_FEATURES:
- case SMC_PCI_READ:
- case SMC_PCI_WRITE:
- case SMC_PCI_SEG_INFO:
- SMC_RET1(handle, SMC_PCI_CALL_SUCCESS);
- default:
- SMC_RET1(handle, SMC_PCI_CALL_NOT_SUPPORTED);
- }
- break;
- case SMC_PCI_READ: {
- uint32_t ret;
- if (validate_rw_addr_sz(x1, x2, x3) != SMC_PCI_CALL_SUCCESS) {
- SMC_RET2(handle, SMC_PCI_CALL_INVAL_PARAM, 0U);
- }
- if (x4 != 0U) {
- SMC_RET2(handle, SMC_PCI_CALL_INVAL_PARAM, 0U);
- }
- if (pci_read_config(x1, x2, x3, &ret) != 0U) {
- SMC_RET2(handle, SMC_PCI_CALL_INVAL_PARAM, 0U);
- } else {
- SMC_RET2(handle, SMC_PCI_CALL_SUCCESS, ret);
- }
- break;
- }
- case SMC_PCI_WRITE: {
- uint32_t ret;
- if (validate_rw_addr_sz(x1, x2, x3) != SMC_PCI_CALL_SUCCESS) {
- SMC_RET1(handle, SMC_PCI_CALL_INVAL_PARAM);
- }
- ret = pci_write_config(x1, x2, x3, x4);
- SMC_RET1(handle, ret);
- break;
- }
- case SMC_PCI_SEG_INFO: {
- uint32_t nseg;
- uint32_t ret;
- uint32_t start_end_bus;
- if ((x2 != 0U) || (x3 != 0U) || (x4 != 0U)) {
- SMC_RET3(handle, SMC_PCI_CALL_INVAL_PARAM, 0U, 0U);
- }
- ret = pci_get_bus_for_seg(x1, &start_end_bus, &nseg);
- SMC_RET3(handle, ret, start_end_bus, nseg);
- break;
- }
- default:
- /* should be unreachable */
- WARN("Unimplemented PCI Service Call: 0x%x\n", smc_fid);
- SMC_RET1(handle, SMC_PCI_CALL_NOT_SUPPORTED);
- }
- }
|