build-options.rst 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384
  1. Build Options
  2. =============
  3. The TF-A build system supports the following build options. Unless mentioned
  4. otherwise, these options are expected to be specified at the build command
  5. line and are not to be modified in any component makefiles. Note that the
  6. build system doesn't track dependency for build options. Therefore, if any of
  7. the build options are changed from a previous build, a clean build must be
  8. performed.
  9. .. _build_options_common:
  10. Common build options
  11. --------------------
  12. - ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
  13. compiler should use. Valid values are T32 and A32. It defaults to T32 due to
  14. code having a smaller resulting size.
  15. - ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
  16. as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
  17. directory containing the SP source, relative to the ``bl32/``; the directory
  18. is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
  19. - ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
  20. zero at all but the highest implemented exception level. Reads from the
  21. memory mapped view are unaffected by this control.
  22. - ``ARCH`` : Choose the target build architecture for TF-A. It can take either
  23. ``aarch64`` or ``aarch32`` as values. By default, it is defined to
  24. ``aarch64``.
  25. - ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
  26. one or more feature modifiers. This option has the form ``[no]feature+...``
  27. and defaults to ``none``. It translates into compiler option
  28. ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
  29. list of supported feature modifiers.
  30. - ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
  31. compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
  32. *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
  33. :ref:`Firmware Design`.
  34. - ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
  35. compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
  36. *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
  37. - ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded
  38. SP nodes in tb_fw_config.
  39. - ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the
  40. SPMC Core manifest. Valid when ``SPD=spmd`` is selected.
  41. - ``BL2``: This is an optional build option which specifies the path to BL2
  42. image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
  43. built.
  44. - ``BL2U``: This is an optional build option which specifies the path to
  45. BL2U image. In this case, the BL2U in TF-A will not be built.
  46. - ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
  47. vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
  48. entrypoint) or 1 (CPU reset to BL2 entrypoint).
  49. The default value is 0.
  50. - ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
  51. While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
  52. true in a 4-world system where RESET_TO_BL2 is 0.
  53. - ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
  54. FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
  55. - ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
  56. (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
  57. the RW sections in RAM, while leaving the RO sections in place. This option
  58. enable this use-case. For now, this option is only supported
  59. when RESET_TO_BL2 is set to '1'.
  60. - ``BL31``: This is an optional build option which specifies the path to
  61. BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
  62. be built.
  63. - ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
  64. file that contains the BL31 private key in PEM format or a PKCS11 URI. If
  65. ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
  66. - ``BL32``: This is an optional build option which specifies the path to
  67. BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
  68. be built.
  69. - ``BL32_EXTRA1``: This is an optional build option which specifies the path to
  70. Trusted OS Extra1 image for the ``fip`` target.
  71. - ``BL32_EXTRA2``: This is an optional build option which specifies the path to
  72. Trusted OS Extra2 image for the ``fip`` target.
  73. - ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
  74. file that contains the BL32 private key in PEM format or a PKCS11 URI. If
  75. ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
  76. - ``BL33``: Path to BL33 image in the host file system. This is mandatory for
  77. ``fip`` target in case TF-A BL2 is used.
  78. - ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
  79. file that contains the BL33 private key in PEM format or a PKCS11 URI. If
  80. ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
  81. - ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
  82. and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
  83. If enabled, it is needed to use a compiler that supports the option
  84. ``-mbranch-protection``. Selects the branch protection features to use:
  85. - 0: Default value turns off all types of branch protection
  86. - 1: Enables all types of branch protection features
  87. - 2: Return address signing to its standard level
  88. - 3: Extend the signing to include leaf functions
  89. - 4: Turn on branch target identification mechanism
  90. The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
  91. and resulting PAuth/BTI features.
  92. +-------+--------------+-------+-----+
  93. | Value | GCC option | PAuth | BTI |
  94. +=======+==============+=======+=====+
  95. | 0 | none | N | N |
  96. +-------+--------------+-------+-----+
  97. | 1 | standard | Y | Y |
  98. +-------+--------------+-------+-----+
  99. | 2 | pac-ret | Y | N |
  100. +-------+--------------+-------+-----+
  101. | 3 | pac-ret+leaf | Y | N |
  102. +-------+--------------+-------+-----+
  103. | 4 | bti | N | Y |
  104. +-------+--------------+-------+-----+
  105. This option defaults to 0.
  106. Note that Pointer Authentication is enabled for Non-secure world
  107. irrespective of the value of this option if the CPU supports it.
  108. - ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
  109. compilation of each build. It must be set to a C string (including quotes
  110. where applicable). Defaults to a string that contains the time and date of
  111. the compilation.
  112. - ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
  113. build to be uniquely identified. Defaults to the current git commit id.
  114. - ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
  115. - ``CFLAGS``: Extra user options appended on the compiler's command line in
  116. addition to the options set by the build system.
  117. - ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
  118. release several CPUs out of reset. It can take either 0 (several CPUs may be
  119. brought up) or 1 (only one CPU will ever be brought up during cold reset).
  120. Default is 0. If the platform always brings up a single CPU, there is no
  121. need to distinguish between primary and secondary CPUs and the boot path can
  122. be optimised. The ``plat_is_my_cpu_primary()`` and
  123. ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
  124. to be implemented in this case.
  125. - ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
  126. Defaults to ``tbbr``.
  127. - ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
  128. register state when an unexpected exception occurs during execution of
  129. BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
  130. this is only enabled for a debug build of the firmware.
  131. - ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
  132. certificate generation tool to create new keys in case no valid keys are
  133. present or specified. Allowed options are '0' or '1'. Default is '1'.
  134. - ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
  135. the AArch32 system registers to be included when saving and restoring the
  136. CPU context. The option must be set to 0 for AArch64-only platforms (that
  137. is on hardware that does not implement AArch32, or at least not at EL1 and
  138. higher ELs). Default value is 1.
  139. - ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
  140. registers to be included when saving and restoring the CPU context. Default
  141. is 0.
  142. - ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the
  143. Memory System Resource Partitioning and Monitoring (MPAM)
  144. registers to be included when saving and restoring the CPU context.
  145. Default is '0'.
  146. - ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
  147. registers to be saved/restored when entering/exiting an EL2 execution
  148. context. This flag can take values 0 to 2, to align with the
  149. ``ENABLE_FEAT`` mechanism. Default value is 0.
  150. - ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
  151. Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
  152. to be included when saving and restoring the CPU context as part of world
  153. switch. This flag can take values 0 to 2, to align with ``ENABLE_FEAT``
  154. mechanism. Default value is 0.
  155. Note that Pointer Authentication is enabled for Non-secure world irrespective
  156. of the value of this flag if the CPU supports it.
  157. - ``DEBUG``: Chooses between a debug and release build. It can take either 0
  158. (release) or 1 (debug) as values. 0 is the default.
  159. - ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
  160. authenticated decryption algorithm to be used to decrypt firmware/s during
  161. boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
  162. this flag is ``none`` to disable firmware decryption which is an optional
  163. feature as per TBBR.
  164. - ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
  165. of the binary image. If set to 1, then only the ELF image is built.
  166. 0 is the default.
  167. - ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded
  168. PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards.
  169. This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
  170. mechanism. Default is ``0``.
  171. - ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
  172. Board Boot authentication at runtime. This option is meant to be enabled only
  173. for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
  174. flag has to be enabled. 0 is the default.
  175. - ``E``: Boolean option to make warnings into errors. Default is 1.
  176. When specifying higher warnings levels (``W=1`` and higher), this option
  177. defaults to 0. This is done to encourage contributors to use them, as they
  178. are expected to produce warnings that would otherwise fail the build. New
  179. contributions are still expected to build with ``W=0`` and ``E=1`` (the
  180. default).
  181. - ``EARLY_CONSOLE``: This option is used to enable early traces before default
  182. console is properly setup. It introduces EARLY_* traces macros, that will
  183. use the non-EARLY traces macros if the flag is enabled, or do nothing
  184. otherwise. To use this feature, platforms will have to create the function
  185. plat_setup_early_console().
  186. Default is 0 (disabled)
  187. - ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
  188. the normal boot flow. It must specify the entry point address of the EL3
  189. payload. Please refer to the "Booting an EL3 payload" section for more
  190. details.
  191. - ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
  192. (also known as group 1 counters). These are implementation-defined counters,
  193. and as such require additional platform configuration. Default is 0.
  194. - ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which
  195. allows platforms with auxiliary counters to describe them via the
  196. ``HW_CONFIG`` device tree blob. Default is 0.
  197. - ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
  198. are compiled out. For debug builds, this option defaults to 1, and calls to
  199. ``assert()`` are left in place. For release builds, this option defaults to 0
  200. and calls to ``assert()`` function are compiled out. This option can be set
  201. independently of ``DEBUG``. It can also be used to hide any auxiliary code
  202. that is only required for the assertion and does not fit in the assertion
  203. itself.
  204. - ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
  205. dumps or not. It is supported in both AArch64 and AArch32. However, in
  206. AArch32 the format of the frame records are not defined in the AAPCS and they
  207. are defined by the implementation. This implementation of backtrace only
  208. supports the format used by GCC when T32 interworking is disabled. For this
  209. reason enabling this option in AArch32 will force the compiler to only
  210. generate A32 code. This option is enabled by default only in AArch64 debug
  211. builds, but this behaviour can be overridden in each platform's Makefile or
  212. in the build command line.
  213. - ``ENABLE_FEAT``
  214. The Arm architecture defines several architecture extension features,
  215. named FEAT_xxx in the architecure manual. Some of those features require
  216. setup code in higher exception levels, other features might be used by TF-A
  217. code itself.
  218. Most of the feature flags defined in the TF-A build system permit to take
  219. the values 0, 1 or 2, with the following meaning:
  220. ::
  221. ENABLE_FEAT_* = 0: Feature is disabled statically at compile time.
  222. ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time.
  223. ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime.
  224. When setting the flag to 0, the feature is disabled during compilation,
  225. and the compiler's optimisation stage and the linker will try to remove
  226. as much of this code as possible.
  227. If it is defined to 1, the code will use the feature unconditionally, so the
  228. CPU is expected to support that feature. The FEATURE_DETECTION debug
  229. feature, if enabled, will verify this.
  230. If the feature flag is set to 2, support for the feature will be compiled
  231. in, but its existence will be checked at runtime, so it works on CPUs with
  232. or without the feature. This is mostly useful for platforms which either
  233. support multiple different CPUs, or where the CPU is configured at runtime,
  234. like in emulators.
  235. - ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
  236. extensions. This flag can take the values 0 to 2, to align with the
  237. ``ENABLE_FEAT`` mechanism. This is an optional architectural feature
  238. available on v8.4 onwards. Some v8.2 implementations also implement an AMU
  239. and this option can be used to enable this feature on those systems as well.
  240. This flag can take the values 0 to 2, the default is 0.
  241. - ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
  242. extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
  243. onwards. This flag can take the values 0 to 2, to align with the
  244. ``ENABLE_FEAT`` mechanism. Default value is ``0``.
  245. - ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
  246. extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
  247. register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
  248. optional feature available on Arm v8.0 onwards. This flag can take values
  249. 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
  250. Default value is ``0``.
  251. - ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3``
  252. extension. This feature is supported in AArch64 state only and is an optional
  253. feature available in Arm v8.0 implementations.
  254. ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``.
  255. The flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
  256. mechanism. Default value is ``0``.
  257. - ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
  258. Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
  259. ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4
  260. and upwards. This flag can take the values 0 to 2, to align with the
  261. ``ENABLE_FEAT`` mechanism. Default value is ``0``.
  262. - ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
  263. Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
  264. Physical Offset register) during EL2 to EL3 context save/restore operations.
  265. Its a mandatory architectural feature and is enabled from v8.6 and upwards.
  266. This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  267. mechanism. Default value is ``0``.
  268. - ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
  269. feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
  270. Read Trap Register) during EL2 to EL3 context save/restore operations.
  271. Its a mandatory architectural feature and is enabled from v8.6 and upwards.
  272. This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  273. mechanism. Default value is ``0``.
  274. - ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
  275. allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
  276. well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
  277. mandatory architectural feature and is enabled from v8.7 and upwards. This
  278. flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  279. mechanism. Default value is ``0``.
  280. - ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2
  281. if the platform wants to use this feature and MTE2 is enabled at ELX.
  282. This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
  283. mechanism. Default value is ``0``.
  284. - ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
  285. Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
  286. permission fault for any privileged data access from EL1/EL2 to virtual
  287. memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
  288. mandatory architectural feature and is enabled from v8.1 and upwards. This
  289. flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
  290. mechanism. Default value is ``0``.
  291. - ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
  292. ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
  293. flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  294. mechanism. Default value is ``0``.
  295. - ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
  296. extension. This feature is only supported in AArch64 state. This flag can
  297. take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
  298. Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
  299. Armv8.5 onwards.
  300. - ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
  301. (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
  302. defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
  303. later CPUs. It is enabled from v8.5 and upwards and if needed can be
  304. overidden from platforms explicitly.
  305. - ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
  306. extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
  307. This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
  308. mechanism. Default is ``0``.
  309. - ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
  310. trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
  311. available on Arm v8.6. This flag can take values 0 to 2, to align with the
  312. ``ENABLE_FEAT`` mechanism. Default is ``0``.
  313. When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
  314. delayed by the amount of value in ``TWED_DELAY``.
  315. - ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
  316. Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
  317. during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
  318. architectural feature and is enabled from v8.1 and upwards. It can take
  319. values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
  320. Default value is ``0``.
  321. - ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
  322. allow access to TCR2_EL2 (extended translation control) from EL2 as
  323. well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
  324. mandatory architectural feature and is enabled from v8.9 and upwards. This
  325. flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  326. mechanism. Default value is ``0``.
  327. - ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
  328. at EL2 and below, and context switch relevant registers. This flag
  329. can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  330. mechanism. Default value is ``0``.
  331. - ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
  332. at EL2 and below, and context switch relevant registers. This flag
  333. can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  334. mechanism. Default value is ``0``.
  335. - ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
  336. at EL2 and below, and context switch relevant registers. This flag
  337. can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  338. mechanism. Default value is ``0``.
  339. - ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
  340. at EL2 and below, and context switch relevant registers. This flag
  341. can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  342. mechanism. Default value is ``0``.
  343. - ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
  344. allow use of Guarded Control Stack from EL2 as well as adding the GCS
  345. registers to the EL2 context save/restore operations. This flag can take
  346. the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
  347. Default value is ``0``.
  348. - ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
  349. support in GCC for TF-A. This option is currently only supported for
  350. AArch64. Default is 0.
  351. - ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM
  352. feature. MPAM is an optional Armv8.4 extension that enables various memory
  353. system components and resources to define partitions; software running at
  354. various ELs can assign themselves to desired partition to control their
  355. performance aspects.
  356. This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
  357. mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
  358. access their own MPAM registers without trapping into EL3. This option
  359. doesn't make use of partitioning in EL3, however. Platform initialisation
  360. code should configure and use partitions in EL3 as required. This option
  361. defaults to ``2`` since MPAM is enabled by default for NS world only.
  362. The flag is automatically disabled when the target
  363. architecture is AArch32.
  364. - ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
  365. Mitigation Mechanism supported by certain Arm cores, which allows the SoC
  366. firmware to detect and limit high activity events to assist in SoC processor
  367. power domain dynamic power budgeting and limit the triggering of whole-rail
  368. (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
  369. - ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which
  370. allows platforms with cores supporting MPMM to describe them via the
  371. ``HW_CONFIG`` device tree blob. Default is 0.
  372. - ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
  373. support within generic code in TF-A. This option is currently only supported
  374. in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
  375. in BL32 (SP_min) for AARCH32. Default is 0.
  376. - ``ENABLE_PMF``: Boolean option to enable support for optional Performance
  377. Measurement Framework(PMF). Default is 0.
  378. - ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
  379. functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
  380. In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
  381. be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
  382. software.
  383. - ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
  384. instrumentation which injects timestamp collection points into TF-A to
  385. allow runtime performance to be measured. Currently, only PSCI is
  386. instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
  387. as well. Default is 0.
  388. - ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
  389. extensions. This is an optional architectural feature for AArch64.
  390. This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  391. mechanism. The default is 2 but is automatically disabled when the target
  392. architecture is AArch32.
  393. - ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
  394. (SVE) for the Non-secure world only. SVE is an optional architectural feature
  395. for AArch64. Note that when SVE is enabled for the Non-secure world, access
  396. to SIMD and floating-point functionality from the Secure world is disabled by
  397. default and controlled with ENABLE_SVE_FOR_SWD.
  398. This is to avoid corruption of the Non-secure world data in the Z-registers
  399. which are aliased by the SIMD and FP registers. The build option is not
  400. compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
  401. assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS``
  402. enabled. This flag can take the values 0 to 2, to align with the
  403. ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be
  404. used on systems that have SPM_MM enabled. The default is 1.
  405. - ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE for the Secure world.
  406. SVE is an optional architectural feature for AArch64. Note that this option
  407. requires ENABLE_SVE_FOR_NS to be enabled. The default is 0 and it is
  408. automatically disabled when the target architecture is AArch32.
  409. - ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
  410. checks in GCC. Allowed values are "all", "strong", "default" and "none". The
  411. default value is set to "none". "strong" is the recommended stack protection
  412. level if this feature is desired. "none" disables the stack protection. For
  413. all values other than "none", the ``plat_get_stack_protector_canary()``
  414. platform hook needs to be implemented. The value is passed as the last
  415. component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
  416. - ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
  417. flag depends on ``DECRYPTION_SUPPORT`` build flag.
  418. - ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
  419. This flag depends on ``DECRYPTION_SUPPORT`` build flag.
  420. - ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
  421. either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
  422. on ``DECRYPTION_SUPPORT`` build flag.
  423. - ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
  424. (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
  425. build flag.
  426. - ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
  427. deprecated platform APIs, helper functions or drivers within Trusted
  428. Firmware as error. It can take the value 1 (flag the use of deprecated
  429. APIs as error) or 0. The default is 0.
  430. - ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can
  431. configure an Arm® Ethos™-N NPU. To use this service the target platform's
  432. ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only
  433. the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform
  434. only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0.
  435. - ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the
  436. Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and
  437. ``TRUSTED_BOARD_BOOT`` to be enabled.
  438. - ``ETHOSN_NPU_FW``: location of the NPU firmware binary
  439. (```ethosn.bin```). This firmware image will be included in the FIP and
  440. loaded at runtime.
  441. - ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
  442. targeted at EL3. When set ``0`` (default), no exceptions are expected or
  443. handled at EL3, and a panic will result. The exception to this rule is when
  444. ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
  445. occuring during normal world execution, are trapped to EL3. Any exception
  446. trapped during secure world execution are trapped to the SPMC. This is
  447. supported only for AArch64 builds.
  448. - ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
  449. ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
  450. Default value is 40 (LOG_LEVEL_INFO).
  451. - ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
  452. injection from lower ELs, and this build option enables lower ELs to use
  453. Error Records accessed via System Registers to inject faults. This is
  454. applicable only to AArch64 builds.
  455. This feature is intended for testing purposes only, and is advisable to keep
  456. disabled for production images.
  457. - ``FIP_NAME``: This is an optional build option which specifies the FIP
  458. filename for the ``fip`` target. Default is ``fip.bin``.
  459. - ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
  460. FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
  461. - ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
  462. ::
  463. 0: Encryption is done with Secret Symmetric Key (SSK) which is common
  464. for a class of devices.
  465. 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
  466. unique per device.
  467. This flag depends on ``DECRYPTION_SUPPORT`` build flag.
  468. - ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
  469. tool to create certificates as per the Chain of Trust described in
  470. :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
  471. include the certificates in the FIP and FWU_FIP. Default value is '0'.
  472. Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
  473. for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
  474. the corresponding certificates, and to include those certificates in the
  475. FIP and FWU_FIP.
  476. Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
  477. images will not include support for Trusted Board Boot. The FIP will still
  478. include the corresponding certificates. This FIP can be used to verify the
  479. Chain of Trust on the host machine through other mechanisms.
  480. Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
  481. images will include support for Trusted Board Boot, but the FIP and FWU_FIP
  482. will not include the corresponding certificates, causing a boot failure.
  483. - ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
  484. inherent support for specific EL3 type interrupts. Setting this build option
  485. to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
  486. by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
  487. :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
  488. This allows GICv2 platforms to enable features requiring EL3 interrupt type.
  489. This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
  490. the Secure Payload interrupts needs to be synchronously handed over to Secure
  491. EL1 for handling. The default value of this option is ``0``, which means the
  492. Group 0 interrupts are assumed to be handled by Secure EL1.
  493. - ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
  494. Interrupts, resulting from errors in NS world, will be always trapped in
  495. EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
  496. will be trapped in the current exception level (or in EL1 if the current
  497. exception level is EL0).
  498. - ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
  499. software operations are required for CPUs to enter and exit coherency.
  500. However, newer systems exist where CPUs' entry to and exit from coherency
  501. is managed in hardware. Such systems require software to only initiate these
  502. operations, and the rest is managed in hardware, minimizing active software
  503. management. In such systems, this boolean option enables TF-A to carry out
  504. build and run-time optimizations during boot and power management operations.
  505. This option defaults to 0 and if it is enabled, then it implies
  506. ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
  507. If this flag is disabled while the platform which TF-A is compiled for
  508. includes cores that manage coherency in hardware, then a compilation error is
  509. generated. This is based on the fact that a system cannot have, at the same
  510. time, cores that manage coherency in hardware and cores that don't. In other
  511. words, a platform cannot have, at the same time, cores that require
  512. ``HW_ASSISTED_COHERENCY=1`` and cores that require
  513. ``HW_ASSISTED_COHERENCY=0``.
  514. Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
  515. translation library (xlat tables v2) must be used; version 1 of translation
  516. library is not supported.
  517. - ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
  518. implementation defined system register accesses from lower ELs. Default
  519. value is ``0``.
  520. - ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
  521. bottom, higher addresses at the top. This build flag can be set to '1' to
  522. invert this behavior. Lower addresses will be printed at the top and higher
  523. addresses at the bottom.
  524. - ``KEY_ALG``: This build flag enables the user to select the algorithm to be
  525. used for generating the PKCS keys and subsequent signing of the certificate.
  526. It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
  527. and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
  528. RSA 1.5 algorithm which is not TBBR compliant and is retained only for
  529. compatibility. The default value of this flag is ``rsa`` which is the TBBR
  530. compliant PKCS#1 RSA 2.1 scheme.
  531. - ``KEY_SIZE``: This build flag enables the user to select the key size for
  532. the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
  533. depend on the chosen algorithm and the cryptographic module.
  534. +---------------------------+------------------------------------+
  535. | KEY_ALG | Possible key sizes |
  536. +===========================+====================================+
  537. | rsa | 1024 , 2048 (default), 3072, 4096 |
  538. +---------------------------+------------------------------------+
  539. | ecdsa | 256 (default), 384 |
  540. +---------------------------+------------------------------------+
  541. | ecdsa-brainpool-regular | unavailable |
  542. +---------------------------+------------------------------------+
  543. | ecdsa-brainpool-twisted | unavailable |
  544. +---------------------------+------------------------------------+
  545. - ``HASH_ALG``: This build flag enables the user to select the secure hash
  546. algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
  547. The default value of this flag is ``sha256``.
  548. - ``LDFLAGS``: Extra user options appended to the linkers' command line in
  549. addition to the one set by the build system.
  550. - ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
  551. output compiled into the build. This should be one of the following:
  552. ::
  553. 0 (LOG_LEVEL_NONE)
  554. 10 (LOG_LEVEL_ERROR)
  555. 20 (LOG_LEVEL_NOTICE)
  556. 30 (LOG_LEVEL_WARNING)
  557. 40 (LOG_LEVEL_INFO)
  558. 50 (LOG_LEVEL_VERBOSE)
  559. All log output up to and including the selected log level is compiled into
  560. the build. The default value is 40 in debug builds and 20 in release builds.
  561. - ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
  562. feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
  563. provide trust that the code taking the measurements and recording them has
  564. not been tampered with.
  565. This option defaults to 0.
  566. - ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build
  567. options to the compiler. An example usage:
  568. .. code:: make
  569. MARCH_DIRECTIVE := -march=armv8.5-a
  570. - ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
  571. options to the compiler currently supporting only of the options.
  572. GCC documentation:
  573. https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
  574. An example usage:
  575. .. code:: make
  576. HARDEN_SLS := 1
  577. This option defaults to 0.
  578. - ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
  579. specifies a file that contains the Non-Trusted World private key in PEM
  580. format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it
  581. will be used to save the key.
  582. - ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
  583. optional. It is only needed if the platform makefile specifies that it
  584. is required in order to build the ``fwu_fip`` target.
  585. - ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
  586. contents upon world switch. It can take either 0 (don't save and restore) or
  587. 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
  588. wants the timer registers to be saved and restored.
  589. - ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
  590. for the BL image. It can be either 0 (include) or 1 (remove). The default
  591. value is 0.
  592. - ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
  593. the underlying hardware is not a full PL011 UART but a minimally compliant
  594. generic UART, which is a subset of the PL011. The driver will not access
  595. any register that is not part of the SBSA generic UART specification.
  596. Default value is 0 (a full PL011 compliant UART is present).
  597. - ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
  598. must be subdirectory of any depth under ``plat/``, and must contain a
  599. platform makefile named ``platform.mk``. For example, to build TF-A for the
  600. Arm Juno board, select PLAT=juno.
  601. - ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for
  602. each core as well as the global context. The data includes the memory used
  603. by each world and each privileged exception level. This build option is
  604. applicable only for ``ARCH=aarch64`` builds. The default value is 0.
  605. - ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
  606. instead of the normal boot flow. When defined, it must specify the entry
  607. point address for the preloaded BL33 image. This option is incompatible with
  608. ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
  609. over ``PRELOADED_BL33_BASE``.
  610. - ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to
  611. save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU)
  612. registers when the cluster goes through a power cycle. This is disabled by
  613. default and platforms that require this feature have to enable them.
  614. - ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
  615. vector address can be programmed or is fixed on the platform. It can take
  616. either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
  617. programmable reset address, it is expected that a CPU will start executing
  618. code directly at the right address, both on a cold and warm reset. In this
  619. case, there is no need to identify the entrypoint on boot and the boot path
  620. can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
  621. does not need to be implemented in this case.
  622. - ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
  623. possible for the PSCI power-state parameter: original and extended State-ID
  624. formats. This flag if set to 1, configures the generic PSCI layer to use the
  625. extended format. The default value of this flag is 0, which means by default
  626. the original power-state format is used by the PSCI implementation. This flag
  627. should be specified by the platform makefile and it governs the return value
  628. of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
  629. enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
  630. set to 1 as well.
  631. - ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
  632. OS-initiated mode. This option defaults to 0.
  633. - ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features
  634. are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
  635. or later CPUs. This flag can take the values 0 or 1. The default value is 0.
  636. NOTE: This flag enables use of IESB capability to reduce entry latency into
  637. EL3 even when RAS error handling is not performed on the platform. Hence this
  638. flag is recommended to be turned on Armv8.2 and later CPUs.
  639. - ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
  640. of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
  641. entrypoint) or 1 (CPU reset to BL31 entrypoint).
  642. The default value is 0.
  643. - ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
  644. in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
  645. instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
  646. entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
  647. - ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB
  648. - blocks) covered by a single bit of the bitlock structure during RME GPT
  649. - operations. The lower the block size, the better opportunity for
  650. - parallelising GPT operations but at the cost of more bits being needed
  651. - for the bitlock structure. This numeric parameter can take the values
  652. - from 0 to 512 and must be a power of 2. The value of 0 is special and
  653. - and it chooses a single spinlock for all GPT L1 table entries. Default
  654. - value is 1 which corresponds to block size of 512MB per bit of bitlock
  655. - structure.
  656. - ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of
  657. supported contiguous blocks in GPT Library. This parameter can take the
  658. values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious
  659. descriptors. Default value is 2.
  660. - ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
  661. file that contains the ROT private key in PEM format or a PKCS11 URI and
  662. enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is
  663. accepted and it will be used to save the key.
  664. - ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
  665. certificate generation tool to save the keys used to establish the Chain of
  666. Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
  667. - ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
  668. If a SCP_BL2 image is present then this option must be passed for the ``fip``
  669. target.
  670. - ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
  671. file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI.
  672. If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
  673. - ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
  674. optional. It is only needed if the platform makefile specifies that it
  675. is required in order to build the ``fwu_fip`` target.
  676. - ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
  677. Delegated Exception Interface to BL31 image. This defaults to ``0``.
  678. When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
  679. set to ``1``.
  680. - ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
  681. isolated on separate memory pages. This is a trade-off between security and
  682. memory usage. See "Isolating code and read-only data on separate memory
  683. pages" section in :ref:`Firmware Design`. This flag is disabled by default
  684. and affects all BL images.
  685. - ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
  686. sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
  687. allocated in RAM discontiguous from the loaded firmware image. When set, the
  688. platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
  689. ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
  690. sections are placed in RAM immediately following the loaded firmware image.
  691. - ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
  692. NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
  693. discontiguous from loaded firmware images. When set, the platform need to
  694. provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
  695. flag is disabled by default and NOLOAD sections are placed in RAM immediately
  696. following the loaded firmware image.
  697. - ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
  698. access requests via a standard SMCCC defined in `DEN0115`_. When combined with
  699. UEFI+ACPI this can provide a certain amount of OS forward compatibility
  700. with newer platforms that aren't ECAM compliant.
  701. - ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
  702. This build option is only valid if ``ARCH=aarch64``. The value should be
  703. the path to the directory containing the SPD source, relative to
  704. ``services/spd/``; the directory is expected to contain a makefile called
  705. ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
  706. services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
  707. cannot be enabled when the ``SPM_MM`` option is enabled.
  708. - ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
  709. take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
  710. execution in BL1 just before handing over to BL31. At this point, all
  711. firmware images have been loaded in memory, and the MMU and caches are
  712. turned off. Refer to the "Debugging options" section for more details.
  713. - ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
  714. Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
  715. component runs at the EL3 exception level. The default value is ``0`` (
  716. disabled). This configuration supports pre-Armv8.4 platforms (aka not
  717. implementing the ``FEAT_SEL2`` extension).
  718. - ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when
  719. ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This
  720. option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled.
  721. - ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
  722. Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
  723. indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
  724. mechanism should be used.
  725. - ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
  726. Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
  727. component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
  728. extension. This is the default when enabling the SPM Dispatcher. When
  729. disabled (0) it indicates the SPMC component runs at the S-EL1 execution
  730. state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
  731. support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
  732. extension).
  733. - ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
  734. Partition Manager (SPM) implementation. The default value is ``0``
  735. (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
  736. enabled (``SPD=spmd``).
  737. - ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
  738. description of secure partitions. The build system will parse this file and
  739. package all secure partition blobs into the FIP. This file is not
  740. necessarily part of TF-A tree. Only available when ``SPD=spmd``.
  741. - ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
  742. secure interrupts (caught through the FIQ line). Platforms can enable
  743. this directive if they need to handle such interruption. When enabled,
  744. the FIQ are handled in monitor mode and non secure world is not allowed
  745. to mask these events. Platforms that enable FIQ handling in SP_MIN shall
  746. implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
  747. - ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
  748. Platforms can configure this if they need to lower the hardware
  749. limit, for example due to asymmetric configuration or limitations of
  750. software run at lower ELs. The default is the architectural maximum
  751. of 2048 which should be suitable for most configurations, the
  752. hardware will limit the effective VL to the maximum physically supported
  753. VL.
  754. - ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
  755. Random Number Generator Interface to BL31 image. This defaults to ``0``.
  756. - ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
  757. Boot feature. When set to '1', BL1 and BL2 images include support to load
  758. and verify the certificates and images in a FIP, and BL1 includes support
  759. for the Firmware Update. The default value is '0'. Generation and inclusion
  760. of certificates in the FIP and FWU_FIP depends upon the value of the
  761. ``GENERATE_COT`` option.
  762. .. warning::
  763. This option depends on ``CREATE_KEYS`` to be enabled. If the keys
  764. already exist in disk, they will be overwritten without further notice.
  765. - ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
  766. specifies a file that contains the Trusted World private key in PEM
  767. format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and
  768. it will be used to save the key.
  769. - ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
  770. synchronous, (see "Initializing a BL32 Image" section in
  771. :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
  772. synchronous method) or 1 (BL32 is initialized using asynchronous method).
  773. Default is 0.
  774. - ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
  775. routing model which routes non-secure interrupts asynchronously from TSP
  776. to EL3 causing immediate preemption of TSP. The EL3 is responsible
  777. for saving and restoring the TSP context in this routing model. The
  778. default routing model (when the value is 0) is to route non-secure
  779. interrupts to TSP allowing it to save its context and hand over
  780. synchronously to EL3 via an SMC.
  781. .. note::
  782. When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
  783. must also be set to ``1``.
  784. - ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and
  785. internal-trusted-storage) as SP in tb_fw_config device tree.
  786. - ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
  787. WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
  788. this delay. It can take values in the range (0-15). Default value is ``0``
  789. and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
  790. Platforms need to explicitly update this value based on their requirements.
  791. - ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
  792. linker. When the ``LINKER`` build variable points to the armlink linker,
  793. this flag is enabled automatically. To enable support for armlink, platforms
  794. will have to provide a scatter file for the BL image. Currently, Tegra
  795. platforms use the armlink support to compile BL3-1 images.
  796. - ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
  797. memory region in the BL memory map or not (see "Use of Coherent memory in
  798. TF-A" section in :ref:`Firmware Design`). It can take the value 1
  799. (Coherent memory region is included) or 0 (Coherent memory region is
  800. excluded). Default is 1.
  801. - ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
  802. firmware configuration framework. This will move the io_policies into a
  803. configuration device tree, instead of static structure in the code base.
  804. - ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
  805. at runtime using fconf. If this flag is enabled, COT descriptors are
  806. statically captured in tb_fw_config file in the form of device tree nodes
  807. and properties. Currently, COT descriptors used by BL2 are moved to the
  808. device tree and COT descriptors used by BL1 are retained in the code
  809. base statically.
  810. - ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
  811. runtime using firmware configuration framework. The platform specific SDEI
  812. shared and private events configuration is retrieved from device tree rather
  813. than static C structures at compile time. This is only supported if
  814. SDEI_SUPPORT build flag is enabled.
  815. - ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
  816. and Group1 secure interrupts using the firmware configuration framework. The
  817. platform specific secure interrupt property descriptor is retrieved from
  818. device tree in runtime rather than depending on static C structure at compile
  819. time.
  820. - ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
  821. This feature creates a library of functions to be placed in ROM and thus
  822. reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
  823. is 0.
  824. - ``V``: Verbose build. If assigned anything other than 0, the build commands
  825. are printed. Default is 0.
  826. - ``VERSION_STRING``: String used in the log output for each TF-A image.
  827. Defaults to a string formed by concatenating the version number, build type
  828. and build string.
  829. - ``W``: Warning level. Some compiler warning options of interest have been
  830. regrouped and put in the root Makefile. This flag can take the values 0 to 3,
  831. each level enabling more warning options. Default is 0.
  832. This option is closely related to the ``E`` option, which enables
  833. ``-Werror``.
  834. - ``W=0`` (default)
  835. Enables a wide assortment of warnings, most notably ``-Wall`` and
  836. ``-Wextra``, as well as various bad practices and things that are likely to
  837. result in errors. Includes some compiler specific flags. No warnings are
  838. expected at this level for any build.
  839. - ``W=1``
  840. Enables warnings we want the generic build to include but are too time
  841. consuming to fix at the moment. It re-enables warnings taken out for
  842. ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
  843. to eventually be merged into ``W=0``. Some warnings are expected on some
  844. builds, but new contributions should not introduce new ones.
  845. - ``W=2`` (recommended)
  846. Enables warnings we want the generic build to include but cannot be enabled
  847. due to external libraries. This level is expected to eventually be merged
  848. into ``W=0``. Lots of warnings are expected, primarily from external
  849. libraries like zlib and compiler-rt, but new controbutions should not
  850. introduce new ones.
  851. - ``W=3``
  852. Enables warnings that are informative but not necessary and generally too
  853. verbose and frequently ignored. A very large number of warnings are
  854. expected.
  855. The exact set of warning flags depends on the compiler and TF-A warning
  856. level, however they are all succinctly set in the top-level Makefile. Please
  857. refer to the `GCC`_ or `Clang`_ documentation for more information on the
  858. individual flags.
  859. - ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
  860. the CPU after warm boot. This is applicable for platforms which do not
  861. require interconnect programming to enable cache coherency (eg: single
  862. cluster platforms). If this option is enabled, then warm boot path
  863. enables D-caches immediately after enabling MMU. This option defaults to 0.
  864. - ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
  865. tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
  866. default value of this flag is ``no``. Note this option must be enabled only
  867. for ARM architecture greater than Armv8.5-A.
  868. - ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
  869. speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
  870. The default value of this flag is ``0``.
  871. ``AT`` speculative errata workaround disables stage1 page table walk for
  872. lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
  873. produces either the correct result or failure without TLB allocation.
  874. This boolean option enables errata for all below CPUs.
  875. +---------+--------------+-------------------------+
  876. | Errata | CPU | Workaround Define |
  877. +=========+==============+=========================+
  878. | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` |
  879. +---------+--------------+-------------------------+
  880. | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` |
  881. +---------+--------------+-------------------------+
  882. | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` |
  883. +---------+--------------+-------------------------+
  884. | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` |
  885. +---------+--------------+-------------------------+
  886. | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` |
  887. +---------+--------------+-------------------------+
  888. .. note::
  889. This option is enabled by build only if platform sets any of above defines
  890. mentioned in ’Workaround Define' column in the table.
  891. If this option is enabled for the EL3 software then EL2 software also must
  892. implement this workaround due to the behaviour of the errata mentioned
  893. in new SDEN document which will get published soon.
  894. - ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
  895. bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
  896. This flag is disabled by default.
  897. - ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
  898. host machine where a custom installation of OpenSSL is located, which is used
  899. to build the certificate generation, firmware encryption and FIP tools. If
  900. this option is not set, the default OS installation will be used.
  901. - ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
  902. functions that wait for an arbitrary time length (udelay and mdelay). The
  903. default value is 0.
  904. - ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
  905. buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
  906. optional architectural feature for AArch64. This flag can take the values
  907. 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0
  908. and it is automatically disabled when the target architecture is AArch32.
  909. - ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
  910. control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
  911. but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
  912. feature for AArch64. This flag can take the values 0 to 2, to align with the
  913. ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically
  914. disabled when the target architecture is AArch32.
  915. - ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
  916. registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
  917. but unused). This feature is available if trace unit such as ETMv4.x, and
  918. ETE(extending ETM feature) is implemented. This flag can take the values
  919. 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0.
  920. - ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
  921. access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
  922. if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
  923. with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default.
  924. - ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
  925. ``plat_can_cmo`` which will return zero if cache management operations should
  926. be skipped and non-zero otherwise. By default, this option is disabled which
  927. means platform hook won't be checked and CMOs will always be performed when
  928. related functions are called.
  929. - ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
  930. firmware interface for the BL31 image. By default its disabled (``0``).
  931. - ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
  932. errata mitigation for platforms with a non-arm interconnect using the errata
  933. ABI. By default its disabled (``0``).
  934. - ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console
  935. driver(s). By default it is disabled (``0``) because it constitutes an attack
  936. vector into TF-A by potentially allowing an attacker to inject arbitrary data.
  937. This option should only be enabled on a need basis if there is a use case for
  938. reading characters from the console.
  939. GICv3 driver options
  940. --------------------
  941. GICv3 driver files are included using directive:
  942. ``include drivers/arm/gic/v3/gicv3.mk``
  943. The driver can be configured with the following options set in the platform
  944. makefile:
  945. - ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
  946. Enabling this option will add runtime detection support for the
  947. GIC-600, so is safe to select even for a GIC500 implementation.
  948. This option defaults to 0.
  949. - ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
  950. for GIC-600 AE. Enabling this option will introduce support to initialize
  951. the FMU. Platforms should call the init function during boot to enable the
  952. FMU and its safety mechanisms. This option defaults to 0.
  953. - ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
  954. functionality. This option defaults to 0
  955. - ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
  956. of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
  957. functions. This is required for FVP platform which need to simulate GIC save
  958. and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
  959. - ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
  960. This option defaults to 0.
  961. - ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
  962. PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
  963. Debugging options
  964. -----------------
  965. To compile a debug version and make the build more verbose use
  966. .. code:: shell
  967. make PLAT=<platform> DEBUG=1 V=1 all
  968. AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
  969. (for example Arm-DS) might not support this and may need an older version of
  970. DWARF symbols to be emitted by GCC. This can be achieved by using the
  971. ``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
  972. the version to 4 is recommended for Arm-DS.
  973. When debugging logic problems it might also be useful to disable all compiler
  974. optimizations by using ``-O0``.
  975. .. warning::
  976. Using ``-O0`` could cause output images to be larger and base addresses
  977. might need to be recalculated (see the **Memory layout on Arm development
  978. platforms** section in the :ref:`Firmware Design`).
  979. Extra debug options can be passed to the build system by setting ``CFLAGS`` or
  980. ``LDFLAGS``:
  981. .. code:: shell
  982. CFLAGS='-O0 -gdwarf-2' \
  983. make PLAT=<platform> DEBUG=1 V=1 all
  984. Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
  985. ignored as the linker is called directly.
  986. It is also possible to introduce an infinite loop to help in debugging the
  987. post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
  988. ``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
  989. section. In this case, the developer may take control of the target using a
  990. debugger when indicated by the console output. When using Arm-DS, the following
  991. commands can be used:
  992. ::
  993. # Stop target execution
  994. interrupt
  995. #
  996. # Prepare your debugging environment, e.g. set breakpoints
  997. #
  998. # Jump over the debug loop
  999. set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
  1000. # Resume execution
  1001. continue
  1002. .. _build_options_experimental:
  1003. Experimental build options
  1004. ---------------------------
  1005. Common build options
  1006. ~~~~~~~~~~~~~~~~~~~~
  1007. - ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot
  1008. backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When
  1009. set to ``1`` then measurements and additional metadata collected during the
  1010. measured boot process are sent to the DICE Protection Environment for storage
  1011. and processing. A certificate chain, which represents the boot state of the
  1012. device, can be queried from the DPE.
  1013. - ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
  1014. for Measurement (DRTM). This feature has trust dependency on BL31 for taking
  1015. the measurements and recording them as per `PSA DRTM specification`_. For
  1016. platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
  1017. be used and for the platforms which use ``RESET_TO_BL31`` platform owners
  1018. should have mechanism to authenticate BL31. This option defaults to 0.
  1019. - ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
  1020. Management Extension. This flag can take the values 0 to 2, to align with
  1021. the ``ENABLE_FEAT`` mechanism. Default value is 0.
  1022. - ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
  1023. (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
  1024. registers so are enabled together. Using this option without
  1025. ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
  1026. world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
  1027. superset of SVE. SME is an optional architectural feature for AArch64.
  1028. At this time, this build option cannot be used on systems that have
  1029. SPD=spmd/SPM_MM and atempting to build with this option will fail.
  1030. This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
  1031. mechanism. Default is 0.
  1032. - ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
  1033. version 2 (SME2) for the non-secure world only. SME2 is an optional
  1034. architectural feature for AArch64.
  1035. This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
  1036. accesses will still be trapped. This flag can take the values 0 to 2, to
  1037. align with the ``ENABLE_FEAT`` mechanism. Default is 0.
  1038. - ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
  1039. Extension for secure world. Used along with SVE and FPU/SIMD.
  1040. ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
  1041. Default is 0.
  1042. - ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM
  1043. Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support
  1044. for logical partitions in EL3, managed by the SPMD as defined in the
  1045. FF-A v1.2 specification. This flag is disabled by default. This flag
  1046. must not be used if ``SPMC_AT_EL3`` is enabled.
  1047. - ``FEATURE_DETECTION``: Boolean option to enable the architectural features
  1048. verification mechanism. This is a debug feature that compares the
  1049. architectural features enabled through the feature specific build flags
  1050. (ENABLE_FEAT_xxx) with the features actually available on the CPU running,
  1051. and reports any discrepancies.
  1052. This flag will also enable errata ordering checking for ``DEBUG`` builds.
  1053. It is expected that this feature is only used for flexible platforms like
  1054. software emulators, or for hardware platforms at bringup time, to verify
  1055. that the configured feature set matches the CPU.
  1056. The ``FEATURE_DETECTION`` macro is disabled by default.
  1057. - ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support.
  1058. The platform will use PSA compliant Crypto APIs during authentication and
  1059. image measurement process by enabling this option. It uses APIs defined as
  1060. per the `PSA Crypto API specification`_. This feature is only supported if
  1061. using MbedTLS 3.x version. It is disabled (``0``) by default.
  1062. - ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware
  1063. Handoff using Transfer List defined in `Firmware Handoff specification`_.
  1064. This defaults to ``0``. Current implementation follows the Firmware Handoff
  1065. specification v0.9.
  1066. - ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem
  1067. interface through BL31 as a SiP SMC function.
  1068. Default is disabled (0).
  1069. Firmware update options
  1070. ~~~~~~~~~~~~~~~~~~~~~~~
  1071. - ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
  1072. `PSA FW update specification`_. The default value is 0.
  1073. PSA firmware update implementation has few limitations, such as:
  1074. - BL2 is not part of the protocol-updatable images. If BL2 needs to
  1075. be updated, then it should be done through another platform-defined
  1076. mechanism.
  1077. - It assumes the platform's hardware supports CRC32 instructions.
  1078. - ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
  1079. in defining the firmware update metadata structure. This flag is by default
  1080. set to '2'.
  1081. - ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
  1082. firmware bank. Each firmware bank must have the same number of images as per
  1083. the `PSA FW update specification`_.
  1084. This flag is used in defining the firmware update metadata structure. This
  1085. flag is by default set to '1'.
  1086. - ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU
  1087. metadata contains image description. The default value is 1.
  1088. The version 2 of the FWU metadata allows for an opaque metadata
  1089. structure where a platform can choose to not include the firmware
  1090. store description in the metadata structure. This option indicates
  1091. if the firmware store description, which provides information on
  1092. the updatable images is part of the structure.
  1093. --------------
  1094. *Copyright (c) 2019-2024, Arm Limited. All rights reserved.*
  1095. .. _DEN0115: https://developer.arm.com/docs/den0115/latest
  1096. .. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/
  1097. .. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
  1098. .. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
  1099. .. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
  1100. .. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9
  1101. .. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/