bl1.ld.S 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * Copyright (c) 2013-2023, ARM Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. /*
  7. * The .data section gets copied from ROM to RAM at runtime. Its LMA should be
  8. * 16-byte aligned to allow efficient copying of 16-bytes aligned regions in it.
  9. * Its VMA must be page-aligned as it marks the first read/write page.
  10. */
  11. #define DATA_ALIGN 16
  12. #include <common/bl_common.ld.h>
  13. #include <lib/xlat_tables/xlat_tables_defs.h>
  14. OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
  15. OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
  16. ENTRY(bl1_entrypoint)
  17. MEMORY {
  18. ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
  19. RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
  20. }
  21. SECTIONS {
  22. . = BL1_RO_BASE;
  23. ASSERT(. == ALIGN(PAGE_SIZE),
  24. "BL1_RO_BASE address is not aligned on a page boundary.")
  25. #if SEPARATE_CODE_AND_RODATA
  26. .text . : {
  27. __TEXT_START__ = .;
  28. *bl1_entrypoint.o(.text*)
  29. *(SORT_BY_ALIGNMENT(.text*))
  30. *(.vectors)
  31. . = ALIGN(PAGE_SIZE);
  32. __TEXT_END__ = .;
  33. } >ROM
  34. /* .ARM.extab and .ARM.exidx are only added because Clang needs them */
  35. .ARM.extab . : {
  36. *(.ARM.extab* .gnu.linkonce.armextab.*)
  37. } >ROM
  38. .ARM.exidx . : {
  39. *(.ARM.exidx* .gnu.linkonce.armexidx.*)
  40. } >ROM
  41. .rodata . : {
  42. __RODATA_START__ = .;
  43. *(SORT_BY_ALIGNMENT(.rodata*))
  44. RODATA_COMMON
  45. /*
  46. * No need to pad out the .rodata section to a page boundary. Next is
  47. * the .data section, which can mapped in ROM with the same memory
  48. * attributes as the .rodata section.
  49. *
  50. * Pad out to 16 bytes though as .data section needs to be 16-byte
  51. * aligned and lld does not align the LMA to the alignment specified
  52. * on the .data section.
  53. */
  54. __RODATA_END__ = .;
  55. . = ALIGN(16);
  56. } >ROM
  57. #else /* SEPARATE_CODE_AND_RODATA */
  58. .ro . : {
  59. __RO_START__ = .;
  60. *bl1_entrypoint.o(.text*)
  61. *(SORT_BY_ALIGNMENT(.text*))
  62. *(SORT_BY_ALIGNMENT(.rodata*))
  63. RODATA_COMMON
  64. *(.vectors)
  65. __RO_END__ = .;
  66. /*
  67. * Pad out to 16 bytes as the .data section needs to be 16-byte aligned
  68. * and lld does not align the LMA to the alignment specified on the
  69. * .data section.
  70. */
  71. . = ALIGN(16);
  72. } >ROM
  73. #endif /* SEPARATE_CODE_AND_RODATA */
  74. ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
  75. "cpu_ops not defined for this platform.")
  76. . = BL1_RW_BASE;
  77. ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
  78. "BL1_RW_BASE address is not aligned on a page boundary.")
  79. DATA_SECTION >RAM AT>ROM
  80. __DATA_RAM_START__ = __DATA_START__;
  81. __DATA_RAM_END__ = __DATA_END__;
  82. STACK_SECTION >RAM
  83. BSS_SECTION >RAM
  84. XLAT_TABLE_SECTION >RAM
  85. #if USE_COHERENT_MEM
  86. /*
  87. * The base address of the coherent memory section must be page-aligned to
  88. * guarantee that the coherent data are stored on their own pages and are
  89. * not mixed with normal data. This is required to set up the correct memory
  90. * attributes for the coherent data page tables.
  91. */
  92. .coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
  93. __COHERENT_RAM_START__ = .;
  94. *(.tzfw_coherent_mem)
  95. __COHERENT_RAM_END_UNALIGNED__ = .;
  96. /*
  97. * Memory page(s) mapped to this section will be marked as device
  98. * memory. No other unexpected data must creep in. Ensure the rest of
  99. * the current memory page is unused.
  100. */
  101. . = ALIGN(PAGE_SIZE);
  102. __COHERENT_RAM_END__ = .;
  103. } >RAM
  104. #endif /* USE_COHERENT_MEM */
  105. __BL1_RAM_START__ = ADDR(.data);
  106. __BL1_RAM_END__ = .;
  107. __DATA_ROM_START__ = LOADADDR(.data);
  108. __DATA_SIZE__ = SIZEOF(.data);
  109. /*
  110. * The .data section is the last PROGBITS section so its end marks the end
  111. * of BL1's actual content in Trusted ROM.
  112. */
  113. __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__;
  114. ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
  115. "BL1's ROM content has exceeded its limit.")
  116. __BSS_SIZE__ = SIZEOF(.bss);
  117. #if USE_COHERENT_MEM
  118. __COHERENT_RAM_UNALIGNED_SIZE__ =
  119. __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
  120. #endif /* USE_COHERENT_MEM */
  121. ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
  122. }