plat_dfd.h 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Copyright (c) 2021, MediaTek Inc. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #ifndef PLAT_DFD_H
  7. #define PLAT_DFD_H
  8. #include <arch_helpers.h>
  9. #include <lib/mmio.h>
  10. #include <platform_def.h>
  11. #define sync_writel(addr, val) do { mmio_write_32((addr), (val)); \
  12. dsbsy(); \
  13. } while (0)
  14. #define PLAT_MTK_DFD_SETUP_MAGIC (0x99716150)
  15. #define PLAT_MTK_DFD_READ_MAGIC (0x99716151)
  16. #define PLAT_MTK_DFD_WRITE_MAGIC (0x99716152)
  17. #define MTK_DRM_LATCH_CTL1 (DRM_BASE + 0x40)
  18. #define MTK_DRM_LATCH_CTL2 (DRM_BASE + 0x44)
  19. #define MTK_WDT_BASE (RGU_BASE)
  20. #define MTK_WDT_INTERVAL (MTK_WDT_BASE + 0x10)
  21. #define MTK_WDT_LATCH_CTL2 (MTK_WDT_BASE + 0x48)
  22. #define MCU_BIU_BASE (MCUCFG_BASE)
  23. #define MISC1_CFG_BASE (MCU_BIU_BASE + 0xE040)
  24. #define DFD_INTERNAL_CTL (MISC1_CFG_BASE + 0x00)
  25. #define DFD_INTERNAL_PWR_ON (MISC1_CFG_BASE + 0x08)
  26. #define DFD_CHAIN_LENGTH0 (MISC1_CFG_BASE + 0x0C)
  27. #define DFD_INTERNAL_SHIFT_CLK_RATIO (MISC1_CFG_BASE + 0x10)
  28. #define DFD_CHAIN_LENGTH1 (MISC1_CFG_BASE + 0x1C)
  29. #define DFD_CHAIN_LENGTH2 (MISC1_CFG_BASE + 0x20)
  30. #define DFD_CHAIN_LENGTH3 (MISC1_CFG_BASE + 0x24)
  31. #define DFD_INTERNAL_TEST_SO_0 (MISC1_CFG_BASE + 0x28)
  32. #define DFD_INTERNAL_NUM_OF_TEST_SO_GROUP (MISC1_CFG_BASE + 0x30)
  33. #define DFD_INTERNAL_TEST_SO_OVER_64 (MISC1_CFG_BASE + 0x34)
  34. #define DFD_INTERNAL_SW_NS_TRIGGER (MISC1_CFG_BASE + 0x3c)
  35. #define DFD_V30_CTL (MISC1_CFG_BASE + 0x48)
  36. #define DFD_V30_BASE_ADDR (MISC1_CFG_BASE + 0x4C)
  37. #define DFD_POWER_CTL (MISC1_CFG_BASE + 0x50)
  38. #define DFD_TEST_SI_0 (MISC1_CFG_BASE + 0x58)
  39. #define DFD_TEST_SI_1 (MISC1_CFG_BASE + 0x5C)
  40. #define DFD_CLEAN_STATUS (MISC1_CFG_BASE + 0x60)
  41. #define DFD_TEST_SI_2 (MISC1_CFG_BASE + 0x1D8)
  42. #define DFD_TEST_SI_3 (MISC1_CFG_BASE + 0x1DC)
  43. #define DFD_READ_ADDR (MISC1_CFG_BASE + 0x1E8)
  44. #define DFD_HW_TRIGGER_MASK (MISC1_CFG_BASE + 0xBC)
  45. #define DFD_V35_ENABLE (MCU_BIU_BASE + 0xE0A8)
  46. #define DFD_V35_TAP_NUMBER (MCU_BIU_BASE + 0xE0AC)
  47. #define DFD_V35_TAP_EN (MCU_BIU_BASE + 0xE0B0)
  48. #define DFD_V35_CTL (MCU_BIU_BASE + 0xE0B4)
  49. #define DFD_V35_SEQ0_0 (MCU_BIU_BASE + 0xE0C0)
  50. #define DFD_V35_SEQ0_1 (MCU_BIU_BASE + 0xE0C4)
  51. #define DFD_V50_GROUP_0_63_DIFF (MCU_BIU_BASE + 0xE2AC)
  52. #define DFD_O_PROTECT_EN_REG (0x10001220)
  53. #define DFD_O_INTRF_MCU_PWR_CTL_MASK (0x10001A3C)
  54. #define DFD_O_SET_BASEADDR_REG (0x10043000)
  55. #define DFD_O_REG_0 (0x10001390)
  56. #define DFD_CACHE_DUMP_ENABLE 1U
  57. #define DFD_PARITY_ERR_TRIGGER 2U
  58. #define DFD_V35_TAP_EN_VAL (0x43FF)
  59. #define DFD_V35_SEQ0_0_VAL (0x63668820)
  60. #define DFD_READ_ADDR_VAL (0x40000008)
  61. #define DFD_CHAIN_LENGTH_VAL (0xFFFFFFFF)
  62. #define MTK_WDT_LATCH_CTL2_VAL (0x9507FFFF)
  63. #define MTK_WDT_INTERVAL_VAL (0x6600000A)
  64. #define MTK_DRM_LATCH_CTL2_VAL (0x950600C8)
  65. #define MTK_DRM_LATCH_CTL2_CACHE_VAL (0x95065DC0)
  66. #define MTK_DRM_LATCH_CTL1_VAL (0x95000013)
  67. void dfd_resume(void);
  68. uint64_t dfd_smc_dispatcher(uint64_t arg0, uint64_t arg1,
  69. uint64_t arg2, uint64_t arg3);
  70. #endif /* PLAT_DFD_H */