platform_common.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /*
  2. * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
  3. * Copyright (c) 2015-2017, Renesas Electronics Corporation. All rights reserved.
  4. *
  5. * SPDX-License-Identifier: BSD-3-Clause
  6. */
  7. #include <platform_def.h>
  8. #include <arch.h>
  9. #include <arch_helpers.h>
  10. #include <common/bl_common.h>
  11. #include <common/debug.h>
  12. #include <common/interrupt_props.h>
  13. #include <drivers/arm/gicv2.h>
  14. #include <drivers/arm/gic_common.h>
  15. #include <lib/mmio.h>
  16. #include <lib/xlat_tables/xlat_tables_v2.h>
  17. #include <plat/common/platform.h>
  18. #include "rcar_def.h"
  19. #include "rcar_private.h"
  20. #include "rcar_version.h"
  21. #if (IMAGE_BL2)
  22. extern void rcar_read_certificate(uint64_t cert, uint32_t *len, uintptr_t *p);
  23. extern int32_t rcar_get_certificate(const int32_t name, uint32_t *cert);
  24. #endif
  25. const uint8_t version_of_renesas[VERSION_OF_RENESAS_MAXLEN]
  26. __attribute__ ((__section__(".ro"))) = VERSION_OF_RENESAS;
  27. #define MAP_SHARED_RAM MAP_REGION_FLAT(RCAR_SHARED_MEM_BASE, \
  28. RCAR_SHARED_MEM_SIZE, \
  29. MT_MEMORY | MT_RW | MT_SECURE)
  30. #define MAP_FLASH0 MAP_REGION_FLAT(FLASH0_BASE, \
  31. FLASH0_SIZE, \
  32. MT_MEMORY | MT_RO | MT_SECURE)
  33. #define MAP_DRAM1_NS MAP_REGION_FLAT(DRAM1_NS_BASE, \
  34. DRAM1_NS_SIZE, \
  35. MT_MEMORY | MT_RW | MT_NS)
  36. #define MAP_DEVICE_RCAR MAP_REGION_FLAT(DEVICE_RCAR_BASE, \
  37. DEVICE_RCAR_SIZE, \
  38. MT_DEVICE | MT_RW | MT_SECURE)
  39. #define MAP_DEVICE_RCAR2 MAP_REGION_FLAT(DEVICE_RCAR_BASE2, \
  40. DEVICE_RCAR_SIZE2, \
  41. MT_DEVICE | MT_RW | MT_SECURE)
  42. #define MAP_SRAM MAP_REGION_FLAT(DEVICE_SRAM_BASE, \
  43. DEVICE_SRAM_SIZE, \
  44. MT_MEMORY | MT_RO | MT_SECURE)
  45. #define MAP_SRAM_STACK MAP_REGION_FLAT(DEVICE_SRAM_STACK_BASE, \
  46. DEVICE_SRAM_STACK_SIZE, \
  47. MT_MEMORY | MT_RW | MT_SECURE)
  48. #define MAP_ATFW_CRASH MAP_REGION_FLAT(RCAR_BL31_CRASH_BASE, \
  49. RCAR_BL31_CRASH_SIZE, \
  50. MT_MEMORY | MT_RW | MT_SECURE)
  51. #define MAP_ATFW_LOG MAP_REGION_FLAT(RCAR_BL31_LOG_BASE, \
  52. RCAR_BL31_LOG_SIZE, \
  53. MT_DEVICE | MT_RW | MT_SECURE)
  54. #if IMAGE_BL2
  55. #define MAP_DRAM0 MAP_REGION_FLAT(DRAM1_BASE, \
  56. DRAM1_SIZE, \
  57. MT_MEMORY | MT_RW | MT_SECURE)
  58. #define MAP_REG0 MAP_REGION_FLAT(DEVICE_RCAR_BASE, \
  59. DEVICE_RCAR_SIZE, \
  60. MT_DEVICE | MT_RW | MT_SECURE)
  61. #define MAP_RAM0 MAP_REGION_FLAT(RCAR_SYSRAM_BASE, \
  62. RCAR_SYSRAM_SIZE, \
  63. MT_MEMORY | MT_RW | MT_SECURE)
  64. #define MAP_REG1 MAP_REGION_FLAT(REG1_BASE, \
  65. REG1_SIZE, \
  66. MT_DEVICE | MT_RW | MT_SECURE)
  67. #define MAP_ROM MAP_REGION_FLAT(ROM0_BASE, \
  68. ROM0_SIZE, \
  69. MT_MEMORY | MT_RO | MT_SECURE)
  70. #define MAP_REG2 MAP_REGION_FLAT(REG2_BASE, \
  71. REG2_SIZE, \
  72. MT_DEVICE | MT_RW | MT_SECURE)
  73. #define MAP_DRAM1 MAP_REGION_FLAT(DRAM_40BIT_BASE, \
  74. DRAM_40BIT_SIZE, \
  75. MT_MEMORY | MT_RW | MT_SECURE)
  76. #endif
  77. #ifdef BL32_BASE
  78. #define MAP_BL32_MEM MAP_REGION_FLAT(BL32_BASE, \
  79. BL32_LIMIT - BL32_BASE, \
  80. MT_MEMORY | MT_RW | MT_SECURE)
  81. #endif
  82. #if IMAGE_BL2
  83. static const mmap_region_t rcar_mmap[] = {
  84. MAP_FLASH0, /* 0x08000000 - 0x0BFFFFFF RPC area */
  85. MAP_DRAM0, /* 0x40000000 - 0xBFFFFFFF DRAM area(Legacy) */
  86. MAP_REG0, /* 0xE6000000 - 0xE62FFFFF SoC register area */
  87. MAP_RAM0, /* 0xE6300000 - 0xE6303FFF System RAM area */
  88. MAP_REG1, /* 0xE6400000 - 0xEAFFFFFF SoC register area */
  89. MAP_ROM, /* 0xEB100000 - 0xEB127FFF boot ROM area */
  90. MAP_REG2, /* 0xEC000000 - 0xFFFFFFFF SoC register area */
  91. MAP_DRAM1, /* 0x0400000000 - 0x07FFFFFFFF DRAM area(4GB over) */
  92. {0}
  93. };
  94. #endif
  95. #if IMAGE_BL31
  96. static const mmap_region_t rcar_mmap[] = {
  97. MAP_SHARED_RAM,
  98. MAP_ATFW_CRASH,
  99. MAP_ATFW_LOG,
  100. MAP_DEVICE_RCAR,
  101. MAP_DEVICE_RCAR2,
  102. MAP_SRAM,
  103. MAP_SRAM_STACK,
  104. {0}
  105. };
  106. #endif
  107. #if IMAGE_BL32
  108. static const mmap_region_t rcar_mmap[] = {
  109. MAP_DEVICE0,
  110. MAP_DEVICE1,
  111. {0}
  112. };
  113. #endif
  114. CASSERT(ARRAY_SIZE(rcar_mmap) + RCAR_BL_REGIONS
  115. <= MAX_MMAP_REGIONS, assert_max_mmap_regions);
  116. /*
  117. * Macro generating the code for the function setting up the pagetables as per
  118. * the platform memory map & initialize the mmu, for the given exception level
  119. */
  120. #if USE_COHERENT_MEM
  121. void rcar_configure_mmu_el3(unsigned long total_base,
  122. unsigned long total_size,
  123. unsigned long ro_start,
  124. unsigned long ro_limit,
  125. unsigned long coh_start,
  126. unsigned long coh_limit)
  127. {
  128. mmap_add_region(total_base, total_base, total_size,
  129. MT_MEMORY | MT_RW | MT_SECURE);
  130. mmap_add_region(ro_start, ro_start, ro_limit - ro_start,
  131. MT_MEMORY | MT_RO | MT_SECURE);
  132. mmap_add_region(coh_start, coh_start, coh_limit - coh_start,
  133. MT_DEVICE | MT_RW | MT_SECURE);
  134. mmap_add(rcar_mmap);
  135. init_xlat_tables();
  136. enable_mmu_el3(0);
  137. }
  138. #else
  139. void rcar_configure_mmu_el3(unsigned long total_base,
  140. unsigned long total_size,
  141. unsigned long ro_start,
  142. unsigned long ro_limit)
  143. {
  144. mmap_add_region(total_base, total_base, total_size,
  145. MT_MEMORY | MT_RW | MT_SECURE);
  146. mmap_add_region(ro_start, ro_start, ro_limit - ro_start,
  147. MT_MEMORY | MT_RO | MT_SECURE);
  148. mmap_add(rcar_mmap);
  149. init_xlat_tables();
  150. enable_mmu_el3(0);
  151. }
  152. #endif
  153. uintptr_t plat_get_ns_image_entrypoint(void)
  154. {
  155. #if (IMAGE_BL2)
  156. uint32_t cert, len;
  157. uintptr_t dst;
  158. int32_t ret;
  159. ret = rcar_get_certificate(NON_TRUSTED_FW_CONTENT_CERT_ID, &cert);
  160. if (ret) {
  161. ERROR("%s : cert file load error", __func__);
  162. return NS_IMAGE_OFFSET;
  163. }
  164. rcar_read_certificate((uint64_t) cert, &len, &dst);
  165. return dst;
  166. #else
  167. return NS_IMAGE_OFFSET;
  168. #endif
  169. }
  170. unsigned int plat_get_syscnt_freq2(void)
  171. {
  172. unsigned int freq;
  173. freq = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
  174. if (freq == 0)
  175. panic();
  176. return freq;
  177. }
  178. void plat_rcar_gic_init(void)
  179. {
  180. gicv2_distif_init();
  181. gicv2_pcpu_distif_init();
  182. gicv2_cpuif_enable();
  183. }
  184. static const interrupt_prop_t interrupt_props[] = {
  185. #if IMAGE_BL2
  186. INTR_PROP_DESC(ARM_IRQ_SEC_WDT, GIC_HIGHEST_SEC_PRIORITY,
  187. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  188. #else
  189. INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY,
  190. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  191. INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY,
  192. GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
  193. INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY,
  194. GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
  195. INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY,
  196. GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
  197. INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY,
  198. GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
  199. INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY,
  200. GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
  201. INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY,
  202. GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
  203. INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY,
  204. GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
  205. INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY,
  206. GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
  207. INTR_PROP_DESC(ARM_IRQ_SEC_RPC, GIC_HIGHEST_SEC_PRIORITY,
  208. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  209. INTR_PROP_DESC(ARM_IRQ_SEC_TIMER, GIC_HIGHEST_SEC_PRIORITY,
  210. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  211. INTR_PROP_DESC(ARM_IRQ_SEC_TIMER_UP, GIC_HIGHEST_SEC_PRIORITY,
  212. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  213. INTR_PROP_DESC(ARM_IRQ_SEC_WDT, GIC_HIGHEST_SEC_PRIORITY,
  214. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  215. INTR_PROP_DESC(ARM_IRQ_SEC_CRYPT, GIC_HIGHEST_SEC_PRIORITY,
  216. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  217. INTR_PROP_DESC(ARM_IRQ_SEC_CRYPT_SecPKA, GIC_HIGHEST_SEC_PRIORITY,
  218. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  219. INTR_PROP_DESC(ARM_IRQ_SEC_CRYPT_PubPKA, GIC_HIGHEST_SEC_PRIORITY,
  220. GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL),
  221. #endif
  222. };
  223. static const gicv2_driver_data_t plat_gicv2_driver_data = {
  224. .interrupt_props = interrupt_props,
  225. .interrupt_props_num = (uint32_t) ARRAY_SIZE(interrupt_props),
  226. .gicd_base = RCAR_GICD_BASE,
  227. .gicc_base = RCAR_GICC_BASE,
  228. };
  229. void plat_rcar_gic_driver_init(void)
  230. {
  231. gicv2_driver_init(&plat_gicv2_driver_data);
  232. }