bl1.ld.S 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. /*
  7. * The .data section gets copied from ROM to RAM at runtime. Its LMA should be
  8. * 16-byte aligned to allow efficient copying of 16-bytes aligned regions in it.
  9. * Its VMA must be page-aligned as it marks the first read/write page.
  10. */
  11. #define DATA_ALIGN 16
  12. #include <common/bl_common.ld.h>
  13. #include <lib/xlat_tables/xlat_tables_defs.h>
  14. OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
  15. OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
  16. ENTRY(bl1_entrypoint)
  17. MEMORY {
  18. ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
  19. RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
  20. }
  21. SECTIONS {
  22. ROM_REGION_START = ORIGIN(ROM);
  23. ROM_REGION_LENGTH = LENGTH(ROM);
  24. RAM_REGION_START = ORIGIN(RAM);
  25. RAM_REGION_LENGTH = LENGTH(RAM);
  26. . = BL1_RO_BASE;
  27. ASSERT(. == ALIGN(PAGE_SIZE),
  28. "BL1_RO_BASE address is not aligned on a page boundary.")
  29. #if SEPARATE_CODE_AND_RODATA
  30. .text . : {
  31. __TEXT_START__ = .;
  32. *bl1_entrypoint.o(.text*)
  33. *(SORT_BY_ALIGNMENT(.text*))
  34. *(.vectors)
  35. __TEXT_END_UNALIGNED__ = .;
  36. . = ALIGN(PAGE_SIZE);
  37. __TEXT_END__ = .;
  38. } >ROM
  39. /* .ARM.extab and .ARM.exidx are only added because Clang needs them */
  40. .ARM.extab . : {
  41. *(.ARM.extab* .gnu.linkonce.armextab.*)
  42. } >ROM
  43. .ARM.exidx . : {
  44. *(.ARM.exidx* .gnu.linkonce.armexidx.*)
  45. } >ROM
  46. .rodata . : {
  47. __RODATA_START__ = .;
  48. *(SORT_BY_ALIGNMENT(.rodata*))
  49. RODATA_COMMON
  50. /*
  51. * No need to pad out the .rodata section to a page boundary. Next is
  52. * the .data section, which can mapped in ROM with the same memory
  53. * attributes as the .rodata section.
  54. *
  55. * Pad out to 16 bytes though as .data section needs to be 16-byte
  56. * aligned and lld does not align the LMA to the alignment specified
  57. * on the .data section.
  58. */
  59. __RODATA_END_UNALIGNED__ = .;
  60. __RODATA_END__ = .;
  61. . = ALIGN(16);
  62. } >ROM
  63. #else /* SEPARATE_CODE_AND_RODATA */
  64. .ro . : {
  65. __RO_START__ = .;
  66. *bl1_entrypoint.o(.text*)
  67. *(SORT_BY_ALIGNMENT(.text*))
  68. *(SORT_BY_ALIGNMENT(.rodata*))
  69. RODATA_COMMON
  70. *(.vectors)
  71. __RO_END__ = .;
  72. /*
  73. * Pad out to 16 bytes as the .data section needs to be 16-byte aligned
  74. * and lld does not align the LMA to the alignment specified on the
  75. * .data section.
  76. */
  77. . = ALIGN(16);
  78. } >ROM
  79. #endif /* SEPARATE_CODE_AND_RODATA */
  80. ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
  81. "cpu_ops not defined for this platform.")
  82. ROM_REGION_END = .;
  83. . = BL1_RW_BASE;
  84. ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
  85. "BL1_RW_BASE address is not aligned on a page boundary.")
  86. DATA_SECTION >RAM AT>ROM
  87. __DATA_RAM_START__ = __DATA_START__;
  88. __DATA_RAM_END__ = __DATA_END__;
  89. STACK_SECTION >RAM
  90. BSS_SECTION >RAM
  91. XLAT_TABLE_SECTION >RAM
  92. #if USE_COHERENT_MEM
  93. /*
  94. * The base address of the coherent memory section must be page-aligned to
  95. * guarantee that the coherent data are stored on their own pages and are
  96. * not mixed with normal data. This is required to set up the correct memory
  97. * attributes for the coherent data page tables.
  98. */
  99. .coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
  100. __COHERENT_RAM_START__ = .;
  101. *(.tzfw_coherent_mem)
  102. __COHERENT_RAM_END_UNALIGNED__ = .;
  103. /*
  104. * Memory page(s) mapped to this section will be marked as device
  105. * memory. No other unexpected data must creep in. Ensure the rest of
  106. * the current memory page is unused.
  107. */
  108. . = ALIGN(PAGE_SIZE);
  109. __COHERENT_RAM_END__ = .;
  110. } >RAM
  111. #endif /* USE_COHERENT_MEM */
  112. __BL1_RAM_START__ = ADDR(.data);
  113. __BL1_RAM_END__ = .;
  114. __DATA_ROM_START__ = LOADADDR(.data);
  115. __DATA_SIZE__ = SIZEOF(.data);
  116. /*
  117. * The .data section is the last PROGBITS section so its end marks the end
  118. * of BL1's actual content in Trusted ROM.
  119. */
  120. __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__;
  121. ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
  122. "BL1's ROM content has exceeded its limit.")
  123. __BSS_SIZE__ = SIZEOF(.bss);
  124. #if USE_COHERENT_MEM
  125. __COHERENT_RAM_UNALIGNED_SIZE__ =
  126. __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
  127. #endif /* USE_COHERENT_MEM */
  128. ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
  129. RAM_REGION_END = .;
  130. }