plat_dfd.h 2.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364
  1. /*
  2. * Copyright (c) 2022, MediaTek Inc. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #ifndef PLAT_DFD_H
  7. #define PLAT_DFD_H
  8. #include <arch_helpers.h>
  9. #include <lib/mmio.h>
  10. #include <platform_def.h>
  11. #define sync_writel(addr, val) do { mmio_write_32((addr), (val)); \
  12. dsbsy(); \
  13. } while (0)
  14. #define PLAT_MTK_DFD_SETUP_MAGIC (0x99716150)
  15. #define PLAT_MTK_DFD_READ_MAGIC (0x99716151)
  16. #define PLAT_MTK_DFD_WRITE_MAGIC (0x99716152)
  17. #define MCU_BIU_BASE (MCUCFG_BASE)
  18. #define MISC1_CFG_BASE (MCU_BIU_BASE + 0xA040)
  19. #define DFD_INTERNAL_CTL (MISC1_CFG_BASE + 0x00)
  20. #define DFD_INTERNAL_PWR_ON (MISC1_CFG_BASE + 0x08)
  21. #define DFD_CHAIN_LENGTH0 (MISC1_CFG_BASE + 0x0C)
  22. #define DFD_INTERNAL_SHIFT_CLK_RATIO (MISC1_CFG_BASE + 0x10)
  23. #define DFD_INTERNAL_TEST_SO_0 (MISC1_CFG_BASE + 0x28)
  24. #define DFD_INTERNAL_NUM_OF_TEST_SO_GROUP (MISC1_CFG_BASE + 0x30)
  25. #define DFD_V30_CTL (MISC1_CFG_BASE + 0x48)
  26. #define DFD_V30_BASE_ADDR (MISC1_CFG_BASE + 0x4C)
  27. #define DFD_TEST_SI_0 (MISC1_CFG_BASE + 0x58)
  28. #define DFD_TEST_SI_1 (MISC1_CFG_BASE + 0x5C)
  29. #define DFD_HW_TRIGGER_MASK (MISC1_CFG_BASE + 0xBC)
  30. #define DFD_V35_ENALBE (MCU_BIU_BASE + 0xA0A8)
  31. #define DFD_V35_TAP_NUMBER (MCU_BIU_BASE + 0xA0AC)
  32. #define DFD_V35_TAP_EN (MCU_BIU_BASE + 0xA0B0)
  33. #define DFD_V35_SEQ0_0 (MCU_BIU_BASE + 0xA0C0)
  34. #define DFD_V35_SEQ0_1 (MCU_BIU_BASE + 0xA0C4)
  35. #define DFD_CACHE_DUMP_ENABLE (1U)
  36. #define DFD_PARITY_ERR_TRIGGER (2U)
  37. #define MCUSYS_DFD_MAP (0x10001390)
  38. #define WDT_DEBUG_CTL (0x10007048)
  39. #define WDT_DEBUG_CTL_VAL_0 (0x950603A0)
  40. #define DFD_INTERNAL_TEST_SO_0_VAL (0x3B)
  41. #define DFD_TEST_SI_0_VAL (0x108)
  42. #define DFD_TEST_SI_1_VAL (0x20200000)
  43. #define WDT_DEBUG_CTL_VAL_1 (0x95063E80)
  44. #define DFD_V35_TAP_NUMBER_VAL (0xA)
  45. #define DFD_V35_TAP_EN_VAL (0x3FF)
  46. #define DFD_V35_SEQ0_0_VAL (0x63668820)
  47. #define DFD_HW_TRIGGER_MASK_VAL (0xC)
  48. void dfd_resume(void);
  49. uint64_t dfd_smc_dispatcher(uint64_t arg0, uint64_t arg1,
  50. uint64_t arg2, uint64_t arg3);
  51. #endif /* PLAT_DFD_H */