imx8mm_bl31_setup.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /*
  2. * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #include <assert.h>
  7. #include <stdbool.h>
  8. #include <platform_def.h>
  9. #include <arch_helpers.h>
  10. #include <common/bl_common.h>
  11. #include <common/debug.h>
  12. #include <context.h>
  13. #include <drivers/arm/tzc380.h>
  14. #include <drivers/console.h>
  15. #include <drivers/generic_delay_timer.h>
  16. #include <lib/el3_runtime/context_mgmt.h>
  17. #include <lib/mmio.h>
  18. #include <lib/xlat_tables/xlat_tables_v2.h>
  19. #include <plat/common/platform.h>
  20. #include <dram.h>
  21. #include <gpc.h>
  22. #include <imx_aipstz.h>
  23. #include <imx_uart.h>
  24. #include <imx_rdc.h>
  25. #include <imx8m_caam.h>
  26. #include <imx8m_ccm.h>
  27. #include <imx8m_csu.h>
  28. #include <imx8m_snvs.h>
  29. #include <plat_common.h>
  30. #include <plat_imx8.h>
  31. #define TRUSTY_PARAMS_LEN_BYTES (4096*2)
  32. /*
  33. * Note: DRAM region is mapped with entire size available and uses MT_RW
  34. * attributes.
  35. * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
  36. * for explanation of this mapping scheme.
  37. */
  38. static const mmap_region_t imx_mmap[] = {
  39. MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
  40. MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
  41. MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */
  42. MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */
  43. MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */
  44. MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */
  45. MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */
  46. MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */
  47. MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */
  48. {0},
  49. };
  50. static const struct aipstz_cfg aipstz[] = {
  51. {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
  52. {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
  53. {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
  54. {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
  55. {0},
  56. };
  57. static struct imx_rdc_cfg rdc[] = {
  58. /* Master domain assignment */
  59. RDC_MDAn(RDC_MDA_M4, DID1),
  60. /* peripherals domain permission */
  61. RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
  62. RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
  63. /* memory region */
  64. /* Sentinel */
  65. {0},
  66. };
  67. static const struct imx_csu_cfg csu_cfg[] = {
  68. /* peripherals csl setting */
  69. CSU_CSLx(CSU_CSL_RDC, CSU_SEC_LEVEL_3, LOCKED),
  70. CSU_CSLx(CSU_CSL_TZASC, CSU_SEC_LEVEL_5, LOCKED),
  71. CSU_CSLx(CSU_CSL_CSU, CSU_SEC_LEVEL_5, LOCKED),
  72. /* master HP0~1 */
  73. /* SA setting */
  74. CSU_SA(CSU_SA_M4, NON_SEC_ACCESS, LOCKED),
  75. CSU_SA(CSU_SA_SDMA1, NON_SEC_ACCESS, LOCKED),
  76. CSU_SA(CSU_SA_PCIE_CTRL1, NON_SEC_ACCESS, LOCKED),
  77. CSU_SA(CSU_SA_USB1, NON_SEC_ACCESS, LOCKED),
  78. CSU_SA(CSU_SA_USB2, NON_SEC_ACCESS, LOCKED),
  79. CSU_SA(CSU_SA_VPU, NON_SEC_ACCESS, LOCKED),
  80. CSU_SA(CSU_SA_GPU, NON_SEC_ACCESS, LOCKED),
  81. CSU_SA(CSU_SA_APBHDMA, NON_SEC_ACCESS, LOCKED),
  82. CSU_SA(CSU_SA_ENET, NON_SEC_ACCESS, LOCKED),
  83. CSU_SA(CSU_SA_USDHC1, NON_SEC_ACCESS, LOCKED),
  84. CSU_SA(CSU_SA_USDHC2, NON_SEC_ACCESS, LOCKED),
  85. CSU_SA(CSU_SA_USDHC3, NON_SEC_ACCESS, LOCKED),
  86. CSU_SA(CSU_SA_HUGO, NON_SEC_ACCESS, LOCKED),
  87. CSU_SA(CSU_SA_DAP, NON_SEC_ACCESS, LOCKED),
  88. CSU_SA(CSU_SA_SDMA2, NON_SEC_ACCESS, LOCKED),
  89. CSU_SA(CSU_SA_SDMA3, NON_SEC_ACCESS, LOCKED),
  90. CSU_SA(CSU_SA_LCDIF, NON_SEC_ACCESS, LOCKED),
  91. CSU_SA(CSU_SA_CSI, NON_SEC_ACCESS, LOCKED),
  92. /* HP control setting */
  93. /* Sentinel */
  94. {0}
  95. };
  96. static entry_point_info_t bl32_image_ep_info;
  97. static entry_point_info_t bl33_image_ep_info;
  98. /* get SPSR for BL33 entry */
  99. static uint32_t get_spsr_for_bl33_entry(void)
  100. {
  101. unsigned long el_status;
  102. unsigned long mode;
  103. uint32_t spsr;
  104. /* figure out what mode we enter the non-secure world */
  105. el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
  106. el_status &= ID_AA64PFR0_ELX_MASK;
  107. mode = (el_status) ? MODE_EL2 : MODE_EL1;
  108. spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
  109. return spsr;
  110. }
  111. void bl31_tzc380_setup(void)
  112. {
  113. unsigned int val;
  114. val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
  115. if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
  116. return;
  117. tzc380_init(IMX_TZASC_BASE);
  118. /*
  119. * Need to substact offset 0x40000000 from CPU address when
  120. * programming tzasc region for i.mx8mm.
  121. */
  122. /* Enable 1G-5G S/NS RW */
  123. tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
  124. TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
  125. }
  126. void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
  127. u_register_t arg2, u_register_t arg3)
  128. {
  129. unsigned int console_base = IMX_BOOT_UART_BASE;
  130. static console_t console;
  131. int i, ret;
  132. /* Enable CSU NS access permission */
  133. for (i = 0; i < 64; i++) {
  134. mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
  135. }
  136. imx_aipstz_init(aipstz);
  137. if (console_base == 0U) {
  138. console_base = imx8m_uart_get_base();
  139. }
  140. imx_rdc_init(rdc, console_base);
  141. imx_csu_init(csu_cfg);
  142. console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
  143. IMX_CONSOLE_BAUDRATE, &console);
  144. /* This console is only used for boot stage */
  145. console_set_scope(&console, CONSOLE_FLAG_BOOT);
  146. imx8m_caam_init();
  147. /*
  148. * tell BL3-1 where the non-secure software image is located
  149. * and the entry state information.
  150. */
  151. bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
  152. bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
  153. SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
  154. #if defined(SPD_opteed) || defined(SPD_trusty)
  155. /* Populate entry point information for BL32 */
  156. SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
  157. SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
  158. bl32_image_ep_info.pc = BL32_BASE;
  159. bl32_image_ep_info.spsr = 0;
  160. /* Pass TEE base and size to bl33 */
  161. bl33_image_ep_info.args.arg1 = BL32_BASE;
  162. bl33_image_ep_info.args.arg2 = BL32_SIZE;
  163. #ifdef SPD_trusty
  164. bl32_image_ep_info.args.arg0 = BL32_SIZE;
  165. bl32_image_ep_info.args.arg1 = BL32_BASE;
  166. #else
  167. /* Make sure memory is clean */
  168. mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
  169. bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
  170. bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
  171. #endif
  172. #endif
  173. ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE,
  174. &bl32_image_ep_info, &bl33_image_ep_info);
  175. if (ret != 0) {
  176. ret = imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE,
  177. &bl32_image_ep_info,
  178. &bl33_image_ep_info);
  179. }
  180. #if !defined(SPD_opteed) && !defined(SPD_trusty)
  181. enable_snvs_privileged_access();
  182. #endif
  183. bl31_tzc380_setup();
  184. }
  185. #define MAP_BL31_TOTAL \
  186. MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
  187. #define MAP_BL31_RO \
  188. MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
  189. #define MAP_COHERENT_MEM \
  190. MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
  191. MT_DEVICE | MT_RW | MT_SECURE)
  192. #define MAP_BL32_TOTAL \
  193. MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
  194. void bl31_plat_arch_setup(void)
  195. {
  196. const mmap_region_t bl_regions[] = {
  197. MAP_BL31_TOTAL,
  198. MAP_BL31_RO,
  199. #if USE_COHERENT_MEM
  200. MAP_COHERENT_MEM,
  201. #endif
  202. #if defined(SPD_opteed) || defined(SPD_trusty)
  203. /* Map TEE memory */
  204. MAP_BL32_TOTAL,
  205. #endif
  206. {0}
  207. };
  208. setup_page_tables(bl_regions, imx_mmap);
  209. enable_mmu_el3(0);
  210. }
  211. void bl31_platform_setup(void)
  212. {
  213. generic_delay_timer_init();
  214. /* select the CKIL source to 32K OSC */
  215. mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
  216. /* Init the dram info */
  217. dram_info_init(SAVED_DRAM_TIMING_BASE);
  218. plat_gic_driver_init();
  219. plat_gic_init();
  220. imx_gpc_init();
  221. }
  222. entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
  223. {
  224. if (type == NON_SECURE)
  225. return &bl33_image_ep_info;
  226. if (type == SECURE)
  227. return &bl32_image_ep_info;
  228. return NULL;
  229. }
  230. unsigned int plat_get_syscnt_freq2(void)
  231. {
  232. return COUNTER_FREQUENCY;
  233. }
  234. #ifdef SPD_trusty
  235. void plat_trusty_set_boot_args(aapcs64_params_t *args)
  236. {
  237. args->arg0 = BL32_SIZE;
  238. args->arg1 = BL32_BASE;
  239. args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
  240. }
  241. #endif