imx8mn_bl31_setup.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * Copyright 2019-2022 NXP
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. */
  6. #include <assert.h>
  7. #include <stdbool.h>
  8. #include <arch_helpers.h>
  9. #include <common/bl_common.h>
  10. #include <common/debug.h>
  11. #include <context.h>
  12. #include <drivers/arm/tzc380.h>
  13. #include <drivers/console.h>
  14. #include <drivers/generic_delay_timer.h>
  15. #include <lib/el3_runtime/context_mgmt.h>
  16. #include <lib/mmio.h>
  17. #include <lib/xlat_tables/xlat_tables_v2.h>
  18. #include <plat/common/platform.h>
  19. #include <dram.h>
  20. #include <gpc.h>
  21. #include <imx_aipstz.h>
  22. #include <imx_uart.h>
  23. #include <imx_rdc.h>
  24. #include <imx8m_caam.h>
  25. #include <imx8m_ccm.h>
  26. #include <imx8m_csu.h>
  27. #include <imx8m_snvs.h>
  28. #include <platform_def.h>
  29. #include <plat_common.h>
  30. #include <plat_imx8.h>
  31. #define TRUSTY_PARAMS_LEN_BYTES (4096*2)
  32. static const mmap_region_t imx_mmap[] = {
  33. GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP,
  34. CAAM_RAM_MAP, NS_OCRAM_MAP, ROM_MAP, DRAM_MAP,
  35. {0},
  36. };
  37. static const struct aipstz_cfg aipstz[] = {
  38. {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
  39. {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
  40. {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
  41. {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
  42. {0},
  43. };
  44. static struct imx_rdc_cfg rdc[] = {
  45. /* Master domain assignment */
  46. RDC_MDAn(RDC_MDA_M7, DID1),
  47. /* peripherals domain permission */
  48. RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
  49. RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
  50. /* memory region */
  51. RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff),
  52. RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff),
  53. RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff),
  54. /* Sentinel */
  55. {0},
  56. };
  57. static const struct imx_csu_cfg csu_cfg[] = {
  58. /* peripherals csl setting */
  59. CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
  60. CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
  61. /* master HP0~1 */
  62. /* SA setting */
  63. /* HP control setting */
  64. /* Sentinel */
  65. {0}
  66. };
  67. static entry_point_info_t bl32_image_ep_info;
  68. static entry_point_info_t bl33_image_ep_info;
  69. /* get SPSR for BL33 entry */
  70. static uint32_t get_spsr_for_bl33_entry(void)
  71. {
  72. unsigned long el_status;
  73. unsigned long mode;
  74. uint32_t spsr;
  75. /* figure out what mode we enter the non-secure world */
  76. el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
  77. el_status &= ID_AA64PFR0_ELX_MASK;
  78. mode = (el_status) ? MODE_EL2 : MODE_EL1;
  79. spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
  80. return spsr;
  81. }
  82. static void bl31_tzc380_setup(void)
  83. {
  84. unsigned int val;
  85. val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
  86. if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
  87. return;
  88. tzc380_init(IMX_TZASC_BASE);
  89. /*
  90. * Need to substact offset 0x40000000 from CPU address when
  91. * programming tzasc region for i.mx8mn.
  92. */
  93. /* Enable 1G-5G S/NS RW */
  94. tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
  95. TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
  96. }
  97. void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
  98. u_register_t arg2, u_register_t arg3)
  99. {
  100. unsigned int console_base = IMX_BOOT_UART_BASE;
  101. static console_t console;
  102. unsigned int val;
  103. int i, ret;
  104. /* Enable CSU NS access permission */
  105. for (i = 0; i < 64; i++) {
  106. mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
  107. }
  108. imx_aipstz_init(aipstz);
  109. if (console_base == 0U) {
  110. console_base = imx8m_uart_get_base();
  111. }
  112. imx_rdc_init(rdc, console_base);
  113. imx_csu_init(csu_cfg);
  114. /*
  115. * Configure the force_incr programmable bit in GPV_5 of PL301_display, which fixes
  116. * partial write issue. The AXI2AHB bridge is used for masters that access the TCM
  117. * through system bus. Please refer to errata ERR050362 for more information.
  118. */
  119. mmio_setbits_32((GPV5_BASE_ADDR + FORCE_INCR_OFFSET), FORCE_INCR_BIT_MASK);
  120. /* config the ocram memory range for secure access */
  121. mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1);
  122. val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
  123. mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
  124. console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
  125. IMX_CONSOLE_BAUDRATE, &console);
  126. /* This console is only used for boot stage */
  127. console_set_scope(&console, CONSOLE_FLAG_BOOT);
  128. imx8m_caam_init();
  129. /*
  130. * tell BL3-1 where the non-secure software image is located
  131. * and the entry state information.
  132. */
  133. bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
  134. bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
  135. SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
  136. #if defined(SPD_opteed) || defined(SPD_trusty)
  137. /* Populate entry point information for BL32 */
  138. SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
  139. SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
  140. bl32_image_ep_info.pc = BL32_BASE;
  141. bl32_image_ep_info.spsr = 0;
  142. /* Pass TEE base and size to bl33 */
  143. bl33_image_ep_info.args.arg1 = BL32_BASE;
  144. bl33_image_ep_info.args.arg2 = BL32_SIZE;
  145. #ifdef SPD_trusty
  146. bl32_image_ep_info.args.arg0 = BL32_SIZE;
  147. bl32_image_ep_info.args.arg1 = BL32_BASE;
  148. #else
  149. /* Make sure memory is clean */
  150. mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
  151. bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
  152. bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
  153. #endif
  154. #endif
  155. ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE,
  156. &bl32_image_ep_info, &bl33_image_ep_info);
  157. if (ret != 0) {
  158. imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE,
  159. &bl32_image_ep_info, &bl33_image_ep_info);
  160. }
  161. #if !defined(SPD_opteed) && !defined(SPD_trusty)
  162. enable_snvs_privileged_access();
  163. #endif
  164. bl31_tzc380_setup();
  165. }
  166. #define MAP_BL31_TOTAL \
  167. MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
  168. #define MAP_BL31_RO \
  169. MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
  170. #define MAP_COHERENT_MEM \
  171. MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
  172. MT_DEVICE | MT_RW | MT_SECURE)
  173. #define MAP_BL32_TOTAL \
  174. MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
  175. void bl31_plat_arch_setup(void)
  176. {
  177. const mmap_region_t bl_regions[] = {
  178. MAP_BL31_TOTAL,
  179. MAP_BL31_RO,
  180. #if USE_COHERENT_MEM
  181. MAP_COHERENT_MEM,
  182. #endif
  183. #if defined(SPD_opteed) || defined(SPD_trusty)
  184. /* Map TEE memory */
  185. MAP_BL32_TOTAL,
  186. #endif
  187. {0}
  188. };
  189. setup_page_tables(bl_regions, imx_mmap);
  190. enable_mmu_el3(0);
  191. }
  192. void bl31_platform_setup(void)
  193. {
  194. generic_delay_timer_init();
  195. /* select the CKIL source to 32K OSC */
  196. mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
  197. /* Init the dram info */
  198. dram_info_init(SAVED_DRAM_TIMING_BASE);
  199. plat_gic_driver_init();
  200. plat_gic_init();
  201. imx_gpc_init();
  202. }
  203. entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
  204. {
  205. if (type == NON_SECURE)
  206. return &bl33_image_ep_info;
  207. if (type == SECURE)
  208. return &bl32_image_ep_info;
  209. return NULL;
  210. }
  211. unsigned int plat_get_syscnt_freq2(void)
  212. {
  213. return COUNTER_FREQUENCY;
  214. }
  215. #ifdef SPD_trusty
  216. void plat_trusty_set_boot_args(aapcs64_params_t *args)
  217. {
  218. args->arg0 = BL32_SIZE;
  219. args->arg1 = BL32_BASE;
  220. args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
  221. }
  222. #endif