sha512-armv4.pl 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. #! /usr/bin/env perl
  2. # Copyright 2007-2016 The OpenSSL Project Authors. All Rights Reserved.
  3. #
  4. # Licensed under the OpenSSL license (the "License"). You may not use
  5. # this file except in compliance with the License. You can obtain a copy
  6. # in the file LICENSE in the source distribution or at
  7. # https://www.openssl.org/source/license.html
  8. # ====================================================================
  9. # Written by Andy Polyakov <appro@openssl.org> for the OpenSSL
  10. # project. The module is, however, dual licensed under OpenSSL and
  11. # CRYPTOGAMS licenses depending on where you obtain it. For further
  12. # details see http://www.openssl.org/~appro/cryptogams/.
  13. #
  14. # Permission to use under GPL terms is granted.
  15. # ====================================================================
  16. # SHA512 block procedure for ARMv4. September 2007.
  17. # This code is ~4.5 (four and a half) times faster than code generated
  18. # by gcc 3.4 and it spends ~72 clock cycles per byte [on single-issue
  19. # Xscale PXA250 core].
  20. #
  21. # July 2010.
  22. #
  23. # Rescheduling for dual-issue pipeline resulted in 6% improvement on
  24. # Cortex A8 core and ~40 cycles per processed byte.
  25. # February 2011.
  26. #
  27. # Profiler-assisted and platform-specific optimization resulted in 7%
  28. # improvement on Coxtex A8 core and ~38 cycles per byte.
  29. # March 2011.
  30. #
  31. # Add NEON implementation. On Cortex A8 it was measured to process
  32. # one byte in 23.3 cycles or ~60% faster than integer-only code.
  33. # August 2012.
  34. #
  35. # Improve NEON performance by 12% on Snapdragon S4. In absolute
  36. # terms it's 22.6 cycles per byte, which is disappointing result.
  37. # Technical writers asserted that 3-way S4 pipeline can sustain
  38. # multiple NEON instructions per cycle, but dual NEON issue could
  39. # not be observed, see http://www.openssl.org/~appro/Snapdragon-S4.html
  40. # for further details. On side note Cortex-A15 processes one byte in
  41. # 16 cycles.
  42. # Byte order [in]dependence. =========================================
  43. #
  44. # Originally caller was expected to maintain specific *dword* order in
  45. # h[0-7], namely with most significant dword at *lower* address, which
  46. # was reflected in below two parameters as 0 and 4. Now caller is
  47. # expected to maintain native byte order for whole 64-bit values.
  48. $hi="HI";
  49. $lo="LO";
  50. # ====================================================================
  51. $flavour = shift;
  52. if ($flavour=~/\w[\w\-]*\.\w+$/) { $output=$flavour; undef $flavour; }
  53. else { while (($output=shift) && ($output!~/\w[\w\-]*\.\w+$/)) {} }
  54. if ($flavour && $flavour ne "void") {
  55. $0 =~ m/(.*[\/\\])[^\/\\]+$/; $dir=$1;
  56. ( $xlate="${dir}arm-xlate.pl" and -f $xlate ) or
  57. ( $xlate="${dir}../../perlasm/arm-xlate.pl" and -f $xlate) or
  58. die "can't locate arm-xlate.pl";
  59. open STDOUT,"| \"$^X\" $xlate $flavour $output";
  60. } else {
  61. open STDOUT,">$output";
  62. }
  63. $ctx="r0"; # parameter block
  64. $inp="r1";
  65. $len="r2";
  66. $Tlo="r3";
  67. $Thi="r4";
  68. $Alo="r5";
  69. $Ahi="r6";
  70. $Elo="r7";
  71. $Ehi="r8";
  72. $t0="r9";
  73. $t1="r10";
  74. $t2="r11";
  75. $t3="r12";
  76. ############ r13 is stack pointer
  77. $Ktbl="r14";
  78. ############ r15 is program counter
  79. $Aoff=8*0;
  80. $Boff=8*1;
  81. $Coff=8*2;
  82. $Doff=8*3;
  83. $Eoff=8*4;
  84. $Foff=8*5;
  85. $Goff=8*6;
  86. $Hoff=8*7;
  87. $Xoff=8*8;
  88. sub BODY_00_15() {
  89. my $magic = shift;
  90. $code.=<<___;
  91. @ Sigma1(x) (ROTR((x),14) ^ ROTR((x),18) ^ ROTR((x),41))
  92. @ LO lo>>14^hi<<18 ^ lo>>18^hi<<14 ^ hi>>9^lo<<23
  93. @ HI hi>>14^lo<<18 ^ hi>>18^lo<<14 ^ lo>>9^hi<<23
  94. mov $t0,$Elo,lsr#14
  95. str $Tlo,[sp,#$Xoff+0]
  96. mov $t1,$Ehi,lsr#14
  97. str $Thi,[sp,#$Xoff+4]
  98. eor $t0,$t0,$Ehi,lsl#18
  99. ldr $t2,[sp,#$Hoff+0] @ h.lo
  100. eor $t1,$t1,$Elo,lsl#18
  101. ldr $t3,[sp,#$Hoff+4] @ h.hi
  102. eor $t0,$t0,$Elo,lsr#18
  103. eor $t1,$t1,$Ehi,lsr#18
  104. eor $t0,$t0,$Ehi,lsl#14
  105. eor $t1,$t1,$Elo,lsl#14
  106. eor $t0,$t0,$Ehi,lsr#9
  107. eor $t1,$t1,$Elo,lsr#9
  108. eor $t0,$t0,$Elo,lsl#23
  109. eor $t1,$t1,$Ehi,lsl#23 @ Sigma1(e)
  110. adds $Tlo,$Tlo,$t0
  111. ldr $t0,[sp,#$Foff+0] @ f.lo
  112. adc $Thi,$Thi,$t1 @ T += Sigma1(e)
  113. ldr $t1,[sp,#$Foff+4] @ f.hi
  114. adds $Tlo,$Tlo,$t2
  115. ldr $t2,[sp,#$Goff+0] @ g.lo
  116. adc $Thi,$Thi,$t3 @ T += h
  117. ldr $t3,[sp,#$Goff+4] @ g.hi
  118. eor $t0,$t0,$t2
  119. str $Elo,[sp,#$Eoff+0]
  120. eor $t1,$t1,$t3
  121. str $Ehi,[sp,#$Eoff+4]
  122. and $t0,$t0,$Elo
  123. str $Alo,[sp,#$Aoff+0]
  124. and $t1,$t1,$Ehi
  125. str $Ahi,[sp,#$Aoff+4]
  126. eor $t0,$t0,$t2
  127. ldr $t2,[$Ktbl,#$lo] @ K[i].lo
  128. eor $t1,$t1,$t3 @ Ch(e,f,g)
  129. ldr $t3,[$Ktbl,#$hi] @ K[i].hi
  130. adds $Tlo,$Tlo,$t0
  131. ldr $Elo,[sp,#$Doff+0] @ d.lo
  132. adc $Thi,$Thi,$t1 @ T += Ch(e,f,g)
  133. ldr $Ehi,[sp,#$Doff+4] @ d.hi
  134. adds $Tlo,$Tlo,$t2
  135. and $t0,$t2,#0xff
  136. adc $Thi,$Thi,$t3 @ T += K[i]
  137. adds $Elo,$Elo,$Tlo
  138. ldr $t2,[sp,#$Boff+0] @ b.lo
  139. adc $Ehi,$Ehi,$Thi @ d += T
  140. teq $t0,#$magic
  141. ldr $t3,[sp,#$Coff+0] @ c.lo
  142. #if __ARM_ARCH__>=7
  143. it eq @ Thumb2 thing, sanity check in ARM
  144. #endif
  145. orreq $Ktbl,$Ktbl,#1
  146. @ Sigma0(x) (ROTR((x),28) ^ ROTR((x),34) ^ ROTR((x),39))
  147. @ LO lo>>28^hi<<4 ^ hi>>2^lo<<30 ^ hi>>7^lo<<25
  148. @ HI hi>>28^lo<<4 ^ lo>>2^hi<<30 ^ lo>>7^hi<<25
  149. mov $t0,$Alo,lsr#28
  150. mov $t1,$Ahi,lsr#28
  151. eor $t0,$t0,$Ahi,lsl#4
  152. eor $t1,$t1,$Alo,lsl#4
  153. eor $t0,$t0,$Ahi,lsr#2
  154. eor $t1,$t1,$Alo,lsr#2
  155. eor $t0,$t0,$Alo,lsl#30
  156. eor $t1,$t1,$Ahi,lsl#30
  157. eor $t0,$t0,$Ahi,lsr#7
  158. eor $t1,$t1,$Alo,lsr#7
  159. eor $t0,$t0,$Alo,lsl#25
  160. eor $t1,$t1,$Ahi,lsl#25 @ Sigma0(a)
  161. adds $Tlo,$Tlo,$t0
  162. and $t0,$Alo,$t2
  163. adc $Thi,$Thi,$t1 @ T += Sigma0(a)
  164. ldr $t1,[sp,#$Boff+4] @ b.hi
  165. orr $Alo,$Alo,$t2
  166. ldr $t2,[sp,#$Coff+4] @ c.hi
  167. and $Alo,$Alo,$t3
  168. and $t3,$Ahi,$t1
  169. orr $Ahi,$Ahi,$t1
  170. orr $Alo,$Alo,$t0 @ Maj(a,b,c).lo
  171. and $Ahi,$Ahi,$t2
  172. adds $Alo,$Alo,$Tlo
  173. orr $Ahi,$Ahi,$t3 @ Maj(a,b,c).hi
  174. sub sp,sp,#8
  175. adc $Ahi,$Ahi,$Thi @ h += T
  176. tst $Ktbl,#1
  177. add $Ktbl,$Ktbl,#8
  178. ___
  179. }
  180. $code=<<___;
  181. #ifndef __KERNEL__
  182. # include "arm_arch.h"
  183. # define VFP_ABI_PUSH vstmdb sp!,{d8-d15}
  184. # define VFP_ABI_POP vldmia sp!,{d8-d15}
  185. #else
  186. # define __ARM_ARCH__ __LINUX_ARM_ARCH__
  187. # define __ARM_MAX_ARCH__ 7
  188. # define VFP_ABI_PUSH
  189. # define VFP_ABI_POP
  190. #endif
  191. #ifdef __ARMEL__
  192. # define LO 0
  193. # define HI 4
  194. # define WORD64(hi0,lo0,hi1,lo1) .word lo0,hi0, lo1,hi1
  195. #else
  196. # define HI 0
  197. # define LO 4
  198. # define WORD64(hi0,lo0,hi1,lo1) .word hi0,lo0, hi1,lo1
  199. #endif
  200. .text
  201. #if defined(__thumb2__)
  202. .syntax unified
  203. .thumb
  204. # define adrl adr
  205. #else
  206. .code 32
  207. #endif
  208. .type K512,%object
  209. .align 5
  210. K512:
  211. WORD64(0x428a2f98,0xd728ae22, 0x71374491,0x23ef65cd)
  212. WORD64(0xb5c0fbcf,0xec4d3b2f, 0xe9b5dba5,0x8189dbbc)
  213. WORD64(0x3956c25b,0xf348b538, 0x59f111f1,0xb605d019)
  214. WORD64(0x923f82a4,0xaf194f9b, 0xab1c5ed5,0xda6d8118)
  215. WORD64(0xd807aa98,0xa3030242, 0x12835b01,0x45706fbe)
  216. WORD64(0x243185be,0x4ee4b28c, 0x550c7dc3,0xd5ffb4e2)
  217. WORD64(0x72be5d74,0xf27b896f, 0x80deb1fe,0x3b1696b1)
  218. WORD64(0x9bdc06a7,0x25c71235, 0xc19bf174,0xcf692694)
  219. WORD64(0xe49b69c1,0x9ef14ad2, 0xefbe4786,0x384f25e3)
  220. WORD64(0x0fc19dc6,0x8b8cd5b5, 0x240ca1cc,0x77ac9c65)
  221. WORD64(0x2de92c6f,0x592b0275, 0x4a7484aa,0x6ea6e483)
  222. WORD64(0x5cb0a9dc,0xbd41fbd4, 0x76f988da,0x831153b5)
  223. WORD64(0x983e5152,0xee66dfab, 0xa831c66d,0x2db43210)
  224. WORD64(0xb00327c8,0x98fb213f, 0xbf597fc7,0xbeef0ee4)
  225. WORD64(0xc6e00bf3,0x3da88fc2, 0xd5a79147,0x930aa725)
  226. WORD64(0x06ca6351,0xe003826f, 0x14292967,0x0a0e6e70)
  227. WORD64(0x27b70a85,0x46d22ffc, 0x2e1b2138,0x5c26c926)
  228. WORD64(0x4d2c6dfc,0x5ac42aed, 0x53380d13,0x9d95b3df)
  229. WORD64(0x650a7354,0x8baf63de, 0x766a0abb,0x3c77b2a8)
  230. WORD64(0x81c2c92e,0x47edaee6, 0x92722c85,0x1482353b)
  231. WORD64(0xa2bfe8a1,0x4cf10364, 0xa81a664b,0xbc423001)
  232. WORD64(0xc24b8b70,0xd0f89791, 0xc76c51a3,0x0654be30)
  233. WORD64(0xd192e819,0xd6ef5218, 0xd6990624,0x5565a910)
  234. WORD64(0xf40e3585,0x5771202a, 0x106aa070,0x32bbd1b8)
  235. WORD64(0x19a4c116,0xb8d2d0c8, 0x1e376c08,0x5141ab53)
  236. WORD64(0x2748774c,0xdf8eeb99, 0x34b0bcb5,0xe19b48a8)
  237. WORD64(0x391c0cb3,0xc5c95a63, 0x4ed8aa4a,0xe3418acb)
  238. WORD64(0x5b9cca4f,0x7763e373, 0x682e6ff3,0xd6b2b8a3)
  239. WORD64(0x748f82ee,0x5defb2fc, 0x78a5636f,0x43172f60)
  240. WORD64(0x84c87814,0xa1f0ab72, 0x8cc70208,0x1a6439ec)
  241. WORD64(0x90befffa,0x23631e28, 0xa4506ceb,0xde82bde9)
  242. WORD64(0xbef9a3f7,0xb2c67915, 0xc67178f2,0xe372532b)
  243. WORD64(0xca273ece,0xea26619c, 0xd186b8c7,0x21c0c207)
  244. WORD64(0xeada7dd6,0xcde0eb1e, 0xf57d4f7f,0xee6ed178)
  245. WORD64(0x06f067aa,0x72176fba, 0x0a637dc5,0xa2c898a6)
  246. WORD64(0x113f9804,0xbef90dae, 0x1b710b35,0x131c471b)
  247. WORD64(0x28db77f5,0x23047d84, 0x32caab7b,0x40c72493)
  248. WORD64(0x3c9ebe0a,0x15c9bebc, 0x431d67c4,0x9c100d4c)
  249. WORD64(0x4cc5d4be,0xcb3e42b6, 0x597f299c,0xfc657e2a)
  250. WORD64(0x5fcb6fab,0x3ad6faec, 0x6c44198c,0x4a475817)
  251. .size K512,.-K512
  252. #if __ARM_MAX_ARCH__>=7 && !defined(__KERNEL__)
  253. .LOPENSSL_armcap:
  254. .word OPENSSL_armcap_P-.Lsha512_block_data_order
  255. .skip 32-4
  256. #else
  257. .skip 32
  258. #endif
  259. .global sha512_block_data_order
  260. .type sha512_block_data_order,%function
  261. sha512_block_data_order:
  262. .Lsha512_block_data_order:
  263. #if __ARM_ARCH__<7 && !defined(__thumb2__)
  264. sub r3,pc,#8 @ sha512_block_data_order
  265. #else
  266. adr r3,.Lsha512_block_data_order
  267. #endif
  268. #if __ARM_MAX_ARCH__>=7 && !defined(__KERNEL__)
  269. ldr r12,.LOPENSSL_armcap
  270. ldr r12,[r3,r12] @ OPENSSL_armcap_P
  271. #ifdef __APPLE__
  272. ldr r12,[r12]
  273. #endif
  274. tst r12,#ARMV7_NEON
  275. bne .LNEON
  276. #endif
  277. add $len,$inp,$len,lsl#7 @ len to point at the end of inp
  278. stmdb sp!,{r4-r12,lr}
  279. sub $Ktbl,r3,#672 @ K512
  280. sub sp,sp,#9*8
  281. ldr $Elo,[$ctx,#$Eoff+$lo]
  282. ldr $Ehi,[$ctx,#$Eoff+$hi]
  283. ldr $t0, [$ctx,#$Goff+$lo]
  284. ldr $t1, [$ctx,#$Goff+$hi]
  285. ldr $t2, [$ctx,#$Hoff+$lo]
  286. ldr $t3, [$ctx,#$Hoff+$hi]
  287. .Loop:
  288. str $t0, [sp,#$Goff+0]
  289. str $t1, [sp,#$Goff+4]
  290. str $t2, [sp,#$Hoff+0]
  291. str $t3, [sp,#$Hoff+4]
  292. ldr $Alo,[$ctx,#$Aoff+$lo]
  293. ldr $Ahi,[$ctx,#$Aoff+$hi]
  294. ldr $Tlo,[$ctx,#$Boff+$lo]
  295. ldr $Thi,[$ctx,#$Boff+$hi]
  296. ldr $t0, [$ctx,#$Coff+$lo]
  297. ldr $t1, [$ctx,#$Coff+$hi]
  298. ldr $t2, [$ctx,#$Doff+$lo]
  299. ldr $t3, [$ctx,#$Doff+$hi]
  300. str $Tlo,[sp,#$Boff+0]
  301. str $Thi,[sp,#$Boff+4]
  302. str $t0, [sp,#$Coff+0]
  303. str $t1, [sp,#$Coff+4]
  304. str $t2, [sp,#$Doff+0]
  305. str $t3, [sp,#$Doff+4]
  306. ldr $Tlo,[$ctx,#$Foff+$lo]
  307. ldr $Thi,[$ctx,#$Foff+$hi]
  308. str $Tlo,[sp,#$Foff+0]
  309. str $Thi,[sp,#$Foff+4]
  310. .L00_15:
  311. #if __ARM_ARCH__<7
  312. ldrb $Tlo,[$inp,#7]
  313. ldrb $t0, [$inp,#6]
  314. ldrb $t1, [$inp,#5]
  315. ldrb $t2, [$inp,#4]
  316. ldrb $Thi,[$inp,#3]
  317. ldrb $t3, [$inp,#2]
  318. orr $Tlo,$Tlo,$t0,lsl#8
  319. ldrb $t0, [$inp,#1]
  320. orr $Tlo,$Tlo,$t1,lsl#16
  321. ldrb $t1, [$inp],#8
  322. orr $Tlo,$Tlo,$t2,lsl#24
  323. orr $Thi,$Thi,$t3,lsl#8
  324. orr $Thi,$Thi,$t0,lsl#16
  325. orr $Thi,$Thi,$t1,lsl#24
  326. #else
  327. ldr $Tlo,[$inp,#4]
  328. ldr $Thi,[$inp],#8
  329. #ifdef __ARMEL__
  330. rev $Tlo,$Tlo
  331. rev $Thi,$Thi
  332. #endif
  333. #endif
  334. ___
  335. &BODY_00_15(0x94);
  336. $code.=<<___;
  337. tst $Ktbl,#1
  338. beq .L00_15
  339. ldr $t0,[sp,#`$Xoff+8*(16-1)`+0]
  340. ldr $t1,[sp,#`$Xoff+8*(16-1)`+4]
  341. bic $Ktbl,$Ktbl,#1
  342. .L16_79:
  343. @ sigma0(x) (ROTR((x),1) ^ ROTR((x),8) ^ ((x)>>7))
  344. @ LO lo>>1^hi<<31 ^ lo>>8^hi<<24 ^ lo>>7^hi<<25
  345. @ HI hi>>1^lo<<31 ^ hi>>8^lo<<24 ^ hi>>7
  346. mov $Tlo,$t0,lsr#1
  347. ldr $t2,[sp,#`$Xoff+8*(16-14)`+0]
  348. mov $Thi,$t1,lsr#1
  349. ldr $t3,[sp,#`$Xoff+8*(16-14)`+4]
  350. eor $Tlo,$Tlo,$t1,lsl#31
  351. eor $Thi,$Thi,$t0,lsl#31
  352. eor $Tlo,$Tlo,$t0,lsr#8
  353. eor $Thi,$Thi,$t1,lsr#8
  354. eor $Tlo,$Tlo,$t1,lsl#24
  355. eor $Thi,$Thi,$t0,lsl#24
  356. eor $Tlo,$Tlo,$t0,lsr#7
  357. eor $Thi,$Thi,$t1,lsr#7
  358. eor $Tlo,$Tlo,$t1,lsl#25
  359. @ sigma1(x) (ROTR((x),19) ^ ROTR((x),61) ^ ((x)>>6))
  360. @ LO lo>>19^hi<<13 ^ hi>>29^lo<<3 ^ lo>>6^hi<<26
  361. @ HI hi>>19^lo<<13 ^ lo>>29^hi<<3 ^ hi>>6
  362. mov $t0,$t2,lsr#19
  363. mov $t1,$t3,lsr#19
  364. eor $t0,$t0,$t3,lsl#13
  365. eor $t1,$t1,$t2,lsl#13
  366. eor $t0,$t0,$t3,lsr#29
  367. eor $t1,$t1,$t2,lsr#29
  368. eor $t0,$t0,$t2,lsl#3
  369. eor $t1,$t1,$t3,lsl#3
  370. eor $t0,$t0,$t2,lsr#6
  371. eor $t1,$t1,$t3,lsr#6
  372. ldr $t2,[sp,#`$Xoff+8*(16-9)`+0]
  373. eor $t0,$t0,$t3,lsl#26
  374. ldr $t3,[sp,#`$Xoff+8*(16-9)`+4]
  375. adds $Tlo,$Tlo,$t0
  376. ldr $t0,[sp,#`$Xoff+8*16`+0]
  377. adc $Thi,$Thi,$t1
  378. ldr $t1,[sp,#`$Xoff+8*16`+4]
  379. adds $Tlo,$Tlo,$t2
  380. adc $Thi,$Thi,$t3
  381. adds $Tlo,$Tlo,$t0
  382. adc $Thi,$Thi,$t1
  383. ___
  384. &BODY_00_15(0x17);
  385. $code.=<<___;
  386. #if __ARM_ARCH__>=7
  387. ittt eq @ Thumb2 thing, sanity check in ARM
  388. #endif
  389. ldreq $t0,[sp,#`$Xoff+8*(16-1)`+0]
  390. ldreq $t1,[sp,#`$Xoff+8*(16-1)`+4]
  391. beq .L16_79
  392. bic $Ktbl,$Ktbl,#1
  393. ldr $Tlo,[sp,#$Boff+0]
  394. ldr $Thi,[sp,#$Boff+4]
  395. ldr $t0, [$ctx,#$Aoff+$lo]
  396. ldr $t1, [$ctx,#$Aoff+$hi]
  397. ldr $t2, [$ctx,#$Boff+$lo]
  398. ldr $t3, [$ctx,#$Boff+$hi]
  399. adds $t0,$Alo,$t0
  400. str $t0, [$ctx,#$Aoff+$lo]
  401. adc $t1,$Ahi,$t1
  402. str $t1, [$ctx,#$Aoff+$hi]
  403. adds $t2,$Tlo,$t2
  404. str $t2, [$ctx,#$Boff+$lo]
  405. adc $t3,$Thi,$t3
  406. str $t3, [$ctx,#$Boff+$hi]
  407. ldr $Alo,[sp,#$Coff+0]
  408. ldr $Ahi,[sp,#$Coff+4]
  409. ldr $Tlo,[sp,#$Doff+0]
  410. ldr $Thi,[sp,#$Doff+4]
  411. ldr $t0, [$ctx,#$Coff+$lo]
  412. ldr $t1, [$ctx,#$Coff+$hi]
  413. ldr $t2, [$ctx,#$Doff+$lo]
  414. ldr $t3, [$ctx,#$Doff+$hi]
  415. adds $t0,$Alo,$t0
  416. str $t0, [$ctx,#$Coff+$lo]
  417. adc $t1,$Ahi,$t1
  418. str $t1, [$ctx,#$Coff+$hi]
  419. adds $t2,$Tlo,$t2
  420. str $t2, [$ctx,#$Doff+$lo]
  421. adc $t3,$Thi,$t3
  422. str $t3, [$ctx,#$Doff+$hi]
  423. ldr $Tlo,[sp,#$Foff+0]
  424. ldr $Thi,[sp,#$Foff+4]
  425. ldr $t0, [$ctx,#$Eoff+$lo]
  426. ldr $t1, [$ctx,#$Eoff+$hi]
  427. ldr $t2, [$ctx,#$Foff+$lo]
  428. ldr $t3, [$ctx,#$Foff+$hi]
  429. adds $Elo,$Elo,$t0
  430. str $Elo,[$ctx,#$Eoff+$lo]
  431. adc $Ehi,$Ehi,$t1
  432. str $Ehi,[$ctx,#$Eoff+$hi]
  433. adds $t2,$Tlo,$t2
  434. str $t2, [$ctx,#$Foff+$lo]
  435. adc $t3,$Thi,$t3
  436. str $t3, [$ctx,#$Foff+$hi]
  437. ldr $Alo,[sp,#$Goff+0]
  438. ldr $Ahi,[sp,#$Goff+4]
  439. ldr $Tlo,[sp,#$Hoff+0]
  440. ldr $Thi,[sp,#$Hoff+4]
  441. ldr $t0, [$ctx,#$Goff+$lo]
  442. ldr $t1, [$ctx,#$Goff+$hi]
  443. ldr $t2, [$ctx,#$Hoff+$lo]
  444. ldr $t3, [$ctx,#$Hoff+$hi]
  445. adds $t0,$Alo,$t0
  446. str $t0, [$ctx,#$Goff+$lo]
  447. adc $t1,$Ahi,$t1
  448. str $t1, [$ctx,#$Goff+$hi]
  449. adds $t2,$Tlo,$t2
  450. str $t2, [$ctx,#$Hoff+$lo]
  451. adc $t3,$Thi,$t3
  452. str $t3, [$ctx,#$Hoff+$hi]
  453. add sp,sp,#640
  454. sub $Ktbl,$Ktbl,#640
  455. teq $inp,$len
  456. bne .Loop
  457. add sp,sp,#8*9 @ destroy frame
  458. #if __ARM_ARCH__>=5
  459. ldmia sp!,{r4-r12,pc}
  460. #else
  461. ldmia sp!,{r4-r12,lr}
  462. tst lr,#1
  463. moveq pc,lr @ be binary compatible with V4, yet
  464. bx lr @ interoperable with Thumb ISA:-)
  465. #endif
  466. .size sha512_block_data_order,.-sha512_block_data_order
  467. ___
  468. {
  469. my @Sigma0=(28,34,39);
  470. my @Sigma1=(14,18,41);
  471. my @sigma0=(1, 8, 7);
  472. my @sigma1=(19,61,6);
  473. my $Ktbl="r3";
  474. my $cnt="r12"; # volatile register known as ip, intra-procedure-call scratch
  475. my @X=map("d$_",(0..15));
  476. my @V=($A,$B,$C,$D,$E,$F,$G,$H)=map("d$_",(16..23));
  477. sub NEON_00_15() {
  478. my $i=shift;
  479. my ($a,$b,$c,$d,$e,$f,$g,$h)=@_;
  480. my ($t0,$t1,$t2,$T1,$K,$Ch,$Maj)=map("d$_",(24..31)); # temps
  481. $code.=<<___ if ($i<16 || $i&1);
  482. vshr.u64 $t0,$e,#@Sigma1[0] @ $i
  483. #if $i<16
  484. vld1.64 {@X[$i%16]},[$inp]! @ handles unaligned
  485. #endif
  486. vshr.u64 $t1,$e,#@Sigma1[1]
  487. #if $i>0
  488. vadd.i64 $a,$Maj @ h+=Maj from the past
  489. #endif
  490. vshr.u64 $t2,$e,#@Sigma1[2]
  491. ___
  492. $code.=<<___;
  493. vld1.64 {$K},[$Ktbl,:64]! @ K[i++]
  494. vsli.64 $t0,$e,#`64-@Sigma1[0]`
  495. vsli.64 $t1,$e,#`64-@Sigma1[1]`
  496. vmov $Ch,$e
  497. vsli.64 $t2,$e,#`64-@Sigma1[2]`
  498. #if $i<16 && defined(__ARMEL__)
  499. vrev64.8 @X[$i],@X[$i]
  500. #endif
  501. veor $t1,$t0
  502. vbsl $Ch,$f,$g @ Ch(e,f,g)
  503. vshr.u64 $t0,$a,#@Sigma0[0]
  504. veor $t2,$t1 @ Sigma1(e)
  505. vadd.i64 $T1,$Ch,$h
  506. vshr.u64 $t1,$a,#@Sigma0[1]
  507. vsli.64 $t0,$a,#`64-@Sigma0[0]`
  508. vadd.i64 $T1,$t2
  509. vshr.u64 $t2,$a,#@Sigma0[2]
  510. vadd.i64 $K,@X[$i%16]
  511. vsli.64 $t1,$a,#`64-@Sigma0[1]`
  512. veor $Maj,$a,$b
  513. vsli.64 $t2,$a,#`64-@Sigma0[2]`
  514. veor $h,$t0,$t1
  515. vadd.i64 $T1,$K
  516. vbsl $Maj,$c,$b @ Maj(a,b,c)
  517. veor $h,$t2 @ Sigma0(a)
  518. vadd.i64 $d,$T1
  519. vadd.i64 $Maj,$T1
  520. @ vadd.i64 $h,$Maj
  521. ___
  522. }
  523. sub NEON_16_79() {
  524. my $i=shift;
  525. if ($i&1) { &NEON_00_15($i,@_); return; }
  526. # 2x-vectorized, therefore runs every 2nd round
  527. my @X=map("q$_",(0..7)); # view @X as 128-bit vector
  528. my ($t0,$t1,$s0,$s1) = map("q$_",(12..15)); # temps
  529. my ($d0,$d1,$d2) = map("d$_",(24..26)); # temps from NEON_00_15
  530. my $e=@_[4]; # $e from NEON_00_15
  531. $i /= 2;
  532. $code.=<<___;
  533. vshr.u64 $t0,@X[($i+7)%8],#@sigma1[0]
  534. vshr.u64 $t1,@X[($i+7)%8],#@sigma1[1]
  535. vadd.i64 @_[0],d30 @ h+=Maj from the past
  536. vshr.u64 $s1,@X[($i+7)%8],#@sigma1[2]
  537. vsli.64 $t0,@X[($i+7)%8],#`64-@sigma1[0]`
  538. vext.8 $s0,@X[$i%8],@X[($i+1)%8],#8 @ X[i+1]
  539. vsli.64 $t1,@X[($i+7)%8],#`64-@sigma1[1]`
  540. veor $s1,$t0
  541. vshr.u64 $t0,$s0,#@sigma0[0]
  542. veor $s1,$t1 @ sigma1(X[i+14])
  543. vshr.u64 $t1,$s0,#@sigma0[1]
  544. vadd.i64 @X[$i%8],$s1
  545. vshr.u64 $s1,$s0,#@sigma0[2]
  546. vsli.64 $t0,$s0,#`64-@sigma0[0]`
  547. vsli.64 $t1,$s0,#`64-@sigma0[1]`
  548. vext.8 $s0,@X[($i+4)%8],@X[($i+5)%8],#8 @ X[i+9]
  549. veor $s1,$t0
  550. vshr.u64 $d0,$e,#@Sigma1[0] @ from NEON_00_15
  551. vadd.i64 @X[$i%8],$s0
  552. vshr.u64 $d1,$e,#@Sigma1[1] @ from NEON_00_15
  553. veor $s1,$t1 @ sigma0(X[i+1])
  554. vshr.u64 $d2,$e,#@Sigma1[2] @ from NEON_00_15
  555. vadd.i64 @X[$i%8],$s1
  556. ___
  557. &NEON_00_15(2*$i,@_);
  558. }
  559. $code.=<<___;
  560. #if __ARM_MAX_ARCH__>=7
  561. .arch armv7-a
  562. .fpu neon
  563. .global sha512_block_data_order_neon
  564. .type sha512_block_data_order_neon,%function
  565. .align 4
  566. sha512_block_data_order_neon:
  567. .LNEON:
  568. dmb @ errata #451034 on early Cortex A8
  569. add $len,$inp,$len,lsl#7 @ len to point at the end of inp
  570. adr $Ktbl,K512
  571. VFP_ABI_PUSH
  572. vldmia $ctx,{$A-$H} @ load context
  573. .Loop_neon:
  574. ___
  575. for($i=0;$i<16;$i++) { &NEON_00_15($i,@V); unshift(@V,pop(@V)); }
  576. $code.=<<___;
  577. mov $cnt,#4
  578. .L16_79_neon:
  579. subs $cnt,#1
  580. ___
  581. for(;$i<32;$i++) { &NEON_16_79($i,@V); unshift(@V,pop(@V)); }
  582. $code.=<<___;
  583. bne .L16_79_neon
  584. vadd.i64 $A,d30 @ h+=Maj from the past
  585. vldmia $ctx,{d24-d31} @ load context to temp
  586. vadd.i64 q8,q12 @ vectorized accumulate
  587. vadd.i64 q9,q13
  588. vadd.i64 q10,q14
  589. vadd.i64 q11,q15
  590. vstmia $ctx,{$A-$H} @ save context
  591. teq $inp,$len
  592. sub $Ktbl,#640 @ rewind K512
  593. bne .Loop_neon
  594. VFP_ABI_POP
  595. ret @ bx lr
  596. .size sha512_block_data_order_neon,.-sha512_block_data_order_neon
  597. #endif
  598. ___
  599. }
  600. $code.=<<___;
  601. .asciz "SHA512 block transform for ARMv4/NEON, CRYPTOGAMS by <appro\@openssl.org>"
  602. .align 2
  603. #if __ARM_MAX_ARCH__>=7 && !defined(__KERNEL__)
  604. .comm OPENSSL_armcap_P,4,4
  605. #endif
  606. ___
  607. $code =~ s/\`([^\`]*)\`/eval $1/gem;
  608. $code =~ s/\bbx\s+lr\b/.word\t0xe12fff1e/gm; # make it possible to compile with -march=armv4
  609. $code =~ s/\bret\b/bx lr/gm;
  610. open SELF,$0;
  611. while(<SELF>) {
  612. next if (/^#!/);
  613. last if (!s/^#/@/ and !/^$/);
  614. print;
  615. }
  616. close SELF;
  617. print $code;
  618. close STDOUT; # enforce flush