2
0

OPENSSL_ia32cap.pod 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. =pod
  2. =head1 NAME
  3. OPENSSL_ia32cap - the x86[_64] processor capabilities vector
  4. =head1 SYNOPSIS
  5. env OPENSSL_ia32cap=... <application>
  6. =head1 DESCRIPTION
  7. OpenSSL supports a range of x86[_64] instruction set extensions. These
  8. extensions are denoted by individual bits in capability vector returned
  9. by processor in EDX:ECX register pair after executing CPUID instruction
  10. with EAX=1 input value (see Intel Application Note #241618). This vector
  11. is copied to memory upon toolkit initialization and used to choose
  12. between different code paths to provide optimal performance across wide
  13. range of processors. For the moment of this writing following bits are
  14. significant:
  15. =over 4
  16. =item bit #4 denoting presence of Time-Stamp Counter.
  17. =item bit #19 denoting availability of CLFLUSH instruction;
  18. =item bit #20, reserved by Intel, is used to choose among RC4 code paths;
  19. =item bit #23 denoting MMX support;
  20. =item bit #24, FXSR bit, denoting availability of XMM registers;
  21. =item bit #25 denoting SSE support;
  22. =item bit #26 denoting SSE2 support;
  23. =item bit #28 denoting Hyperthreading, which is used to distinguish
  24. cores with shared cache;
  25. =item bit #30, reserved by Intel, denotes specifically Intel CPUs;
  26. =item bit #33 denoting availability of PCLMULQDQ instruction;
  27. =item bit #41 denoting SSSE3, Supplemental SSE3, support;
  28. =item bit #43 denoting AMD XOP support (forced to zero on non-AMD CPUs);
  29. =item bit #54 denoting availability of MOVBE instruction;
  30. =item bit #57 denoting AES-NI instruction set extension;
  31. =item bit #58, XSAVE bit, lack of which in combination with MOVBE is used
  32. to identify Atom Silvermont core;
  33. =item bit #59, OSXSAVE bit, denoting availability of YMM registers;
  34. =item bit #60 denoting AVX extension;
  35. =item bit #62 denoting availability of RDRAND instruction;
  36. =back
  37. For example, in 32-bit application context clearing bit #26 at run-time
  38. disables high-performance SSE2 code present in the crypto library, while
  39. clearing bit #24 disables SSE2 code operating on 128-bit XMM register
  40. bank. You might have to do the latter if target OpenSSL application is
  41. executed on SSE2 capable CPU, but under control of OS that does not
  42. enable XMM registers. Historically address of the capability vector copy
  43. was exposed to application through OPENSSL_ia32cap_loc(), but not
  44. anymore. Now the only way to affect the capability detection is to set
  45. OPENSSL_ia32cap environment variable prior target application start. To
  46. give a specific example, on Intel P4 processor 'env
  47. OPENSSL_ia32cap=0x16980010 apps/openssl', or better yet 'env
  48. OPENSSL_ia32cap=~0x1000000 apps/openssl' would achieve the desired
  49. effect. Alternatively you can reconfigure the toolkit with no-sse2
  50. option and recompile.
  51. Less intuitive is clearing bit #28, or ~0x10000000 in the "environment
  52. variable" terms. The truth is that it's not copied from CPUID output
  53. verbatim, but is adjusted to reflect whether or not the data cache is
  54. actually shared between logical cores. This in turn affects the decision
  55. on whether or not expensive countermeasures against cache-timing attacks
  56. are applied, most notably in AES assembler module.
  57. The capability vector is further extended with EBX value returned by
  58. CPUID with EAX=7 and ECX=0 as input. Following bits are significant:
  59. =over 4
  60. =item bit #64+3 denoting availability of BMI1 instructions, e.g. ANDN;
  61. =item bit #64+5 denoting availability of AVX2 instructions;
  62. =item bit #64+8 denoting availability of BMI2 instructions, e.g. MULX
  63. and RORX;
  64. =item bit #64+16 denoting availability of AVX512F extension;
  65. =item bit #64+18 denoting availability of RDSEED instruction;
  66. =item bit #64+19 denoting availability of ADCX and ADOX instructions;
  67. =item bit #64+29 denoting availability of SHA extension;
  68. =item bit #64+30 denoting availability of AVX512BW extension;
  69. =item bit #64+31 denoting availability of AVX512VL extension;
  70. =back
  71. To control this extended capability word use ':' as delimiter when
  72. setting up OPENSSL_ia32cap environment variable. For example assigning
  73. ':~0x20' would disable AVX2 code paths, and ':0' - all post-AVX
  74. extensions.
  75. It should be noted that whether or not some of the most "fancy"
  76. extension code paths are actually assembled depends on current assembler
  77. version. Base minimum of AES-NI/PCLMULQDQ, SSSE3 and SHA extension code
  78. paths are always assembled. Besides that, minimum assembler version
  79. requirements are summarized in below table:
  80. Extension | GNU as | nasm | llvm
  81. ------------+--------+--------+--------
  82. AVX | 2.19 | 2.09 | 3.0
  83. AVX2 | 2.22 | 2.10 | 3.1
  84. AVX512 | 2.25 | 2.11.8 | 3.6
  85. B<OPENSSL_ia32cap> is a macro returning the first word of the vector.
  86. =head1 COPYRIGHT
  87. Copyright 2004-2016 The OpenSSL Project Authors. All Rights Reserved.
  88. Licensed under the OpenSSL license (the "License"). You may not use
  89. this file except in compliance with the License. You can obtain a copy
  90. in the file LICENSE in the source distribution or at
  91. L<https://www.openssl.org/source/license.html>.
  92. =cut