ether8169.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122
  1. /*
  2. * Realtek RTL8110S/8169S.
  3. * Mostly there. There are some magic register values used
  4. * which are not described in any datasheet or driver but seem
  5. * to be necessary.
  6. * No tuning has been done. Only tested on an RTL8110S, there
  7. * are slight differences between the chips in the series so some
  8. * tweaks may be needed.
  9. */
  10. #include "u.h"
  11. #include "../port/lib.h"
  12. #include "mem.h"
  13. #include "dat.h"
  14. #include "fns.h"
  15. #include "io.h"
  16. #include "../port/error.h"
  17. #include "../port/netif.h"
  18. #include "etherif.h"
  19. #include "ethermii.h"
  20. enum { /* registers */
  21. Idr0 = 0x00, /* MAC address */
  22. Mar0 = 0x08, /* Multicast address */
  23. Dtccr = 0x10, /* Dump Tally Counter Command */
  24. Tnpds = 0x20, /* Transmit Normal Priority Descriptors */
  25. Thpds = 0x28, /* Transmit High Priority Descriptors */
  26. Flash = 0x30, /* Flash Memory Read/Write */
  27. Erbcr = 0x34, /* Early Receive Byte Count */
  28. Ersr = 0x36, /* Early Receive Status */
  29. Cr = 0x37, /* Command Register */
  30. Tppoll = 0x38, /* Transmit Priority Polling */
  31. Imr = 0x3C, /* Interrupt Mask */
  32. Isr = 0x3E, /* Interrupt Status */
  33. Tcr = 0x40, /* Transmit Configuration */
  34. Rcr = 0x44, /* Receive Configuration */
  35. Tctr = 0x48, /* Timer Count */
  36. Mpc = 0x4C, /* Missed Packet Counter */
  37. Cr9346 = 0x50, /* 9346 Command Register */
  38. Config0 = 0x51, /* Configuration Register 0 */
  39. Config1 = 0x52, /* Configuration Register 1 */
  40. Config2 = 0x53, /* Configuration Register 2 */
  41. Config3 = 0x54, /* Configuration Register 3 */
  42. Config4 = 0x55, /* Configuration Register 4 */
  43. Config5 = 0x56, /* Configuration Register 5 */
  44. Timerint = 0x58, /* Timer Interrupt */
  45. Mulint = 0x5C, /* Multiple Interrupt Select */
  46. Phyar = 0x60, /* PHY Access */
  47. Tbicsr0 = 0x64, /* TBI Control and Status */
  48. Tbianar = 0x68, /* TBI Auto-Negotiation Advertisment */
  49. Tbilpar = 0x6A, /* TBI Auto-Negotiation Link Partner */
  50. Phystatus = 0x6C, /* PHY Status */
  51. Rms = 0xDA, /* Receive Packet Maximum Size */
  52. Cplusc = 0xE0, /* C+ Command */
  53. Rdsar = 0xE4, /* Receive Descriptor Start Address */
  54. Mtps = 0xEC, /* Max. Transmit Packet Size */
  55. };
  56. enum { /* Dtccr */
  57. Cmd = 0x00000008, /* Command */
  58. };
  59. enum { /* Cr */
  60. Te = 0x04, /* Transmitter Enable */
  61. Re = 0x08, /* Receiver Enable */
  62. Rst = 0x10, /* Software Reset */
  63. };
  64. enum { /* Tppoll */
  65. Fswint = 0x01, /* Forced Software Interrupt */
  66. Npq = 0x40, /* Normal Priority Queue polling */
  67. Hpq = 0x80, /* High Priority Queue polling */
  68. };
  69. enum { /* Imr/Isr */
  70. Rok = 0x0001, /* Receive OK */
  71. Rer = 0x0002, /* Receive Error */
  72. Tok = 0x0004, /* Transmit OK */
  73. Ter = 0x0008, /* Transmit Error */
  74. Rdu = 0x0010, /* Receive Descriptor Unavailable */
  75. Punlc = 0x0020, /* Packet Underrun or Link Change */
  76. Fovw = 0x0040, /* Receive FIFO Overflow */
  77. Tdu = 0x0080, /* Transmit Descriptor Unavailable */
  78. Swint = 0x0100, /* Software Interrupt */
  79. Timeout = 0x4000, /* Timer */
  80. Serr = 0x8000, /* System Error */
  81. };
  82. enum { /* Tcr */
  83. MtxdmaSHIFT = 8, /* Max. DMA Burst Size */
  84. MtxdmaMASK = 0x00000700,
  85. Mtxdmaunlimited = 0x00000700,
  86. Acrc = 0x00010000, /* Append CRC (not) */
  87. Lbk0 = 0x00020000, /* Loopback Test 0 */
  88. Lbk1 = 0x00040000, /* Loopback Test 1 */
  89. Ifg2 = 0x00080000, /* Interframe Gap 2 */
  90. HwveridSHIFT = 23, /* Hardware Version ID */
  91. HwveridMASK = 0x7C800000,
  92. Macv01 = 0x00000000, /* RTL8169 */
  93. Macv02 = 0x00800000, /* RTL8169S/8110S */
  94. Macv03 = 0x04000000, /* RTL8169S/8110S */
  95. Macv04 = 0x10000000, /* RTL8169SB/8110SB */
  96. Macv05 = 0x18000000, /* RTL8169SC/8110SC */
  97. Macv11 = 0x30000000, /* RTL8168B/8111B */
  98. Macv12 = 0x38000000, /* RTL8169B/8111B */
  99. Macv13 = 0x34000000, /* RTL8101E */
  100. Macv14 = 0x30800000, /* RTL8100E */
  101. Macv15 = 0x38800000, /* RTL8100E */
  102. Ifg0 = 0x01000000, /* Interframe Gap 0 */
  103. Ifg1 = 0x02000000, /* Interframe Gap 1 */
  104. };
  105. enum { /* Rcr */
  106. Aap = 0x00000001, /* Accept All Packets */
  107. Apm = 0x00000002, /* Accept Physical Match */
  108. Am = 0x00000004, /* Accept Multicast */
  109. Ab = 0x00000008, /* Accept Broadcast */
  110. Ar = 0x00000010, /* Accept Runt */
  111. Aer = 0x00000020, /* Accept Error */
  112. Sel9356 = 0x00000040, /* 9356 EEPROM used */
  113. MrxdmaSHIFT = 8, /* Max. DMA Burst Size */
  114. MrxdmaMASK = 0x00000700,
  115. Mrxdmaunlimited = 0x00000700,
  116. RxfthSHIFT = 13, /* Receive Buffer Length */
  117. RxfthMASK = 0x0000E000,
  118. Rxfth256 = 0x00008000,
  119. Rxfthnone = 0x0000E000,
  120. Rer8 = 0x00010000, /* Accept Error Packets > 8 bytes */
  121. MulERINT = 0x01000000, /* Multiple Early Interrupt Select */
  122. };
  123. enum { /* Cr9346 */
  124. Eedo = 0x01, /* */
  125. Eedi = 0x02, /* */
  126. Eesk = 0x04, /* */
  127. Eecs = 0x08, /* */
  128. Eem0 = 0x40, /* Operating Mode */
  129. Eem1 = 0x80,
  130. };
  131. enum { /* Phyar */
  132. DataMASK = 0x0000FFFF, /* 16-bit GMII/MII Register Data */
  133. DataSHIFT = 0,
  134. RegaddrMASK = 0x001F0000, /* 5-bit GMII/MII Register Address */
  135. RegaddrSHIFT = 16,
  136. Flag = 0x80000000, /* */
  137. };
  138. enum { /* Phystatus */
  139. Fd = 0x01, /* Full Duplex */
  140. Linksts = 0x02, /* Link Status */
  141. Speed10 = 0x04, /* */
  142. Speed100 = 0x08, /* */
  143. Speed1000 = 0x10, /* */
  144. Rxflow = 0x20, /* */
  145. Txflow = 0x40, /* */
  146. Entbi = 0x80, /* */
  147. };
  148. enum { /* Cplusc */
  149. Mulrw = 0x0008, /* PCI Multiple R/W Enable */
  150. Dac = 0x0010, /* PCI Dual Address Cycle Enable */
  151. Rxchksum = 0x0020, /* Receive Checksum Offload Enable */
  152. Rxvlan = 0x0040, /* Receive VLAN De-tagging Enable */
  153. Endian = 0x0200, /* Endian Mode */
  154. };
  155. typedef struct D D; /* Transmit/Receive Descriptor */
  156. struct D {
  157. u32int control;
  158. u32int vlan;
  159. u32int addrlo;
  160. u32int addrhi;
  161. };
  162. enum { /* Transmit Descriptor control */
  163. TxflMASK = 0x0000FFFF, /* Transmit Frame Length */
  164. TxflSHIFT = 0,
  165. Tcps = 0x00010000, /* TCP Checksum Offload */
  166. Udpcs = 0x00020000, /* UDP Checksum Offload */
  167. Ipcs = 0x00040000, /* IP Checksum Offload */
  168. Lgsen = 0x08000000, /* Large Send */
  169. };
  170. enum { /* Receive Descriptor control */
  171. RxflMASK = 0x00003FFF, /* Receive Frame Length */
  172. RxflSHIFT = 0,
  173. Tcpf = 0x00004000, /* TCP Checksum Failure */
  174. Udpf = 0x00008000, /* UDP Checksum Failure */
  175. Ipf = 0x00010000, /* IP Checksum Failure */
  176. Pid0 = 0x00020000, /* Protocol ID0 */
  177. Pid1 = 0x00040000, /* Protocol ID1 */
  178. Crce = 0x00080000, /* CRC Error */
  179. Runt = 0x00100000, /* Runt Packet */
  180. Res = 0x00200000, /* Receive Error Summary */
  181. Rwt = 0x00400000, /* Receive Watchdog Timer Expired */
  182. Fovf = 0x00800000, /* FIFO Overflow */
  183. Bovf = 0x01000000, /* Buffer Overflow */
  184. Bar = 0x02000000, /* Broadcast Address Received */
  185. Pam = 0x04000000, /* Physical Address Matched */
  186. Mar = 0x08000000, /* Multicast Address Received */
  187. };
  188. enum { /* General Descriptor control */
  189. Ls = 0x10000000, /* Last Segment Descriptor */
  190. Fs = 0x20000000, /* First Segment Descriptor */
  191. Eor = 0x40000000, /* End of Descriptor Ring */
  192. Own = 0x80000000, /* Ownership */
  193. };
  194. /*
  195. */
  196. enum { /* Ring sizes (<= 1024) */
  197. Ntd = 32, /* Transmit Ring */
  198. Nrd = 128, /* Receive Ring */
  199. Mps = ROUNDUP(ETHERMAXTU+4, 128),
  200. };
  201. typedef struct Dtcc Dtcc;
  202. struct Dtcc {
  203. u64int txok;
  204. u64int rxok;
  205. u64int txer;
  206. u32int rxer;
  207. u16int misspkt;
  208. u16int fae;
  209. u32int tx1col;
  210. u32int txmcol;
  211. u64int rxokph;
  212. u64int rxokbrd;
  213. u32int rxokmu;
  214. u16int txabt;
  215. u16int txundrn;
  216. };
  217. enum { /* Variants */
  218. Rtl8100e = (0x8136<<16)|0x10EC, /* RTL810[01]E ? */
  219. Rtl8169sc = (0x8167<<16)|0x10EC, /* RTL8169SC */
  220. Rtl8168b = (0x8168<<16)|0x10EC, /* RTL8168B */
  221. Rtl8169 = (0x8169<<16)|0x10EC, /* RTL8169 */
  222. };
  223. typedef struct Ctlr Ctlr;
  224. typedef struct Ctlr {
  225. int port;
  226. Pcidev* pcidev;
  227. Ctlr* next;
  228. int active;
  229. QLock alock; /* attach */
  230. Lock ilock; /* init */
  231. int init; /* */
  232. int pciv; /* */
  233. int macv; /* MAC version */
  234. int phyv; /* PHY version */
  235. Mii* mii;
  236. Lock tlock; /* transmit */
  237. D* td; /* descriptor ring */
  238. Block** tb; /* transmit buffers */
  239. int ntd;
  240. int tdh; /* head - producer index (host) */
  241. int tdt; /* tail - consumer index (NIC) */
  242. int ntdfree;
  243. int ntq;
  244. int mtps; /* Max. Transmit Packet Size */
  245. Lock rlock; /* receive */
  246. D* rd; /* descriptor ring */
  247. Block** rb; /* receive buffers */
  248. int nrd;
  249. int rdh; /* head - producer index (NIC) */
  250. int rdt; /* tail - consumer index (host) */
  251. int nrdfree;
  252. int tcr; /* transmit configuration register */
  253. int rcr; /* receive configuration register */
  254. int imr;
  255. QLock slock; /* statistics */
  256. Dtcc* dtcc;
  257. uint txdu;
  258. uint tcpf;
  259. uint udpf;
  260. uint ipf;
  261. uint fovf;
  262. uint ierrs;
  263. uint rer;
  264. uint rdu;
  265. uint punlc;
  266. uint fovw;
  267. } Ctlr;
  268. static Ctlr* rtl8169ctlrhead;
  269. static Ctlr* rtl8169ctlrtail;
  270. #define csr8r(c, r) (inb((c)->port+(r)))
  271. #define csr16r(c, r) (ins((c)->port+(r)))
  272. #define csr32r(c, r) (inl((c)->port+(r)))
  273. #define csr8w(c, r, b) (outb((c)->port+(r), (u8int)(b)))
  274. #define csr16w(c, r, w) (outs((c)->port+(r), (u16int)(w)))
  275. #define csr32w(c, r, l) (outl((c)->port+(r), (u32int)(l)))
  276. static int
  277. rtl8169miimir(Mii* mii, int pa, int ra)
  278. {
  279. uint r;
  280. int timeo;
  281. Ctlr *ctlr;
  282. if(pa != 1)
  283. return -1;
  284. ctlr = mii->ctlr;
  285. r = (ra<<16) & RegaddrMASK;
  286. csr32w(ctlr, Phyar, r);
  287. delay(1);
  288. for(timeo = 0; timeo < 2000; timeo++){
  289. if((r = csr32r(ctlr, Phyar)) & Flag)
  290. break;
  291. microdelay(100);
  292. }
  293. if(!(r & Flag))
  294. return -1;
  295. return (r & DataMASK)>>DataSHIFT;
  296. }
  297. static int
  298. rtl8169miimiw(Mii* mii, int pa, int ra, int data)
  299. {
  300. uint r;
  301. int timeo;
  302. Ctlr *ctlr;
  303. if(pa != 1)
  304. return -1;
  305. ctlr = mii->ctlr;
  306. r = Flag|((ra<<16) & RegaddrMASK)|((data<<DataSHIFT) & DataMASK);
  307. csr32w(ctlr, Phyar, r);
  308. delay(1);
  309. for(timeo = 0; timeo < 2000; timeo++){
  310. if(!((r = csr32r(ctlr, Phyar)) & Flag))
  311. break;
  312. microdelay(100);
  313. }
  314. if(r & Flag)
  315. return -1;
  316. return 0;
  317. }
  318. static int
  319. rtl8169mii(Ctlr* ctlr)
  320. {
  321. MiiPhy *phy;
  322. /*
  323. * Link management.
  324. */
  325. if((ctlr->mii = malloc(sizeof(Mii))) == nil)
  326. return -1;
  327. ctlr->mii->mir = rtl8169miimir;
  328. ctlr->mii->miw = rtl8169miimiw;
  329. ctlr->mii->ctlr = ctlr;
  330. /*
  331. * Get rev number out of Phyidr2 so can config properly.
  332. * There's probably more special stuff for Macv0[234] needed here.
  333. */
  334. ctlr->phyv = rtl8169miimir(ctlr->mii, 1, Phyidr2) & 0x0F;
  335. if(ctlr->macv == Macv02){
  336. csr8w(ctlr, 0x82, 1); /* magic */
  337. rtl8169miimiw(ctlr->mii, 1, 0x0B, 0x0000); /* magic */
  338. }
  339. if(mii(ctlr->mii, (1<<1)) == 0 || (phy = ctlr->mii->curphy) == nil){
  340. free(ctlr->mii);
  341. ctlr->mii = nil;
  342. return -1;
  343. }
  344. print("oui %#ux phyno %d, macv = %#8.8ux phyv = %#4.4ux\n",
  345. phy->oui, phy->phyno, ctlr->macv, ctlr->phyv);
  346. miiane(ctlr->mii, ~0, ~0, ~0);
  347. return 0;
  348. }
  349. static void
  350. rtl8169promiscuous(void* arg, int on)
  351. {
  352. Ether *edev;
  353. Ctlr * ctlr;
  354. edev = arg;
  355. ctlr = edev->ctlr;
  356. ilock(&ctlr->ilock);
  357. if(on)
  358. ctlr->rcr |= Aap;
  359. else
  360. ctlr->rcr &= ~Aap;
  361. csr32w(ctlr, Rcr, ctlr->rcr);
  362. iunlock(&ctlr->ilock);
  363. }
  364. static long
  365. rtl8169ifstat(Ether* edev, void* a, long n, ulong offset)
  366. {
  367. char *p;
  368. Ctlr *ctlr;
  369. Dtcc *dtcc;
  370. int i, l, r, timeo;
  371. ctlr = edev->ctlr;
  372. qlock(&ctlr->slock);
  373. p = nil;
  374. if(waserror()){
  375. qunlock(&ctlr->slock);
  376. free(p);
  377. nexterror();
  378. }
  379. csr32w(ctlr, Dtccr+4, 0);
  380. csr32w(ctlr, Dtccr, PCIWADDR(ctlr->dtcc)|Cmd);
  381. for(timeo = 0; timeo < 1000; timeo++){
  382. if(!(csr32r(ctlr, Dtccr) & Cmd))
  383. break;
  384. delay(1);
  385. }
  386. if(csr32r(ctlr, Dtccr) & Cmd)
  387. error(Eio);
  388. dtcc = ctlr->dtcc;
  389. edev->oerrs = dtcc->txer;
  390. edev->crcs = dtcc->rxer;
  391. edev->frames = dtcc->fae;
  392. edev->buffs = dtcc->misspkt;
  393. edev->overflows = ctlr->txdu+ctlr->rdu;
  394. if(n == 0){
  395. qunlock(&ctlr->slock);
  396. poperror();
  397. return 0;
  398. }
  399. if((p = malloc(READSTR)) == nil)
  400. error(Enomem);
  401. l = snprint(p, READSTR, "TxOk: %llud\n", dtcc->txok);
  402. l += snprint(p+l, READSTR-l, "RxOk: %llud\n", dtcc->rxok);
  403. l += snprint(p+l, READSTR-l, "TxEr: %llud\n", dtcc->txer);
  404. l += snprint(p+l, READSTR-l, "RxEr: %ud\n", dtcc->rxer);
  405. l += snprint(p+l, READSTR-l, "MissPkt: %ud\n", dtcc->misspkt);
  406. l += snprint(p+l, READSTR-l, "FAE: %ud\n", dtcc->fae);
  407. l += snprint(p+l, READSTR-l, "Tx1Col: %ud\n", dtcc->tx1col);
  408. l += snprint(p+l, READSTR-l, "TxMCol: %ud\n", dtcc->txmcol);
  409. l += snprint(p+l, READSTR-l, "RxOkPh: %llud\n", dtcc->rxokph);
  410. l += snprint(p+l, READSTR-l, "RxOkBrd: %llud\n", dtcc->rxokbrd);
  411. l += snprint(p+l, READSTR-l, "RxOkMu: %ud\n", dtcc->rxokmu);
  412. l += snprint(p+l, READSTR-l, "TxAbt: %ud\n", dtcc->txabt);
  413. l += snprint(p+l, READSTR-l, "TxUndrn: %ud\n", dtcc->txundrn);
  414. l += snprint(p+l, READSTR-l, "txdu: %ud\n", ctlr->txdu);
  415. l += snprint(p+l, READSTR-l, "tcpf: %ud\n", ctlr->tcpf);
  416. l += snprint(p+l, READSTR-l, "udpf: %ud\n", ctlr->udpf);
  417. l += snprint(p+l, READSTR-l, "ipf: %ud\n", ctlr->ipf);
  418. l += snprint(p+l, READSTR-l, "fovf: %ud\n", ctlr->fovf);
  419. l += snprint(p+l, READSTR-l, "ierrs: %ud\n", ctlr->ierrs);
  420. l += snprint(p+l, READSTR-l, "rer: %ud\n", ctlr->rer);
  421. l += snprint(p+l, READSTR-l, "rdu: %ud\n", ctlr->rdu);
  422. l += snprint(p+l, READSTR-l, "punlc: %ud\n", ctlr->punlc);
  423. l += snprint(p+l, READSTR-l, "fovw: %ud\n", ctlr->fovw);
  424. l += snprint(p+l, READSTR-l, "tcr: %#8.8ux\n", ctlr->tcr);
  425. l += snprint(p+l, READSTR-l, "rcr: %#8.8ux\n", ctlr->rcr);
  426. if(ctlr->mii != nil && ctlr->mii->curphy != nil){
  427. l += snprint(p+l, READSTR, "phy: ");
  428. for(i = 0; i < NMiiPhyr; i++){
  429. if(i && ((i & 0x07) == 0))
  430. l += snprint(p+l, READSTR-l, "\n ");
  431. r = miimir(ctlr->mii, i);
  432. l += snprint(p+l, READSTR-l, " %4.4ux", r);
  433. }
  434. snprint(p+l, READSTR-l, "\n");
  435. }
  436. n = readstr(offset, a, n, p);
  437. qunlock(&ctlr->slock);
  438. poperror();
  439. free(p);
  440. return n;
  441. }
  442. static void
  443. rtl8169halt(Ctlr* ctlr)
  444. {
  445. csr8w(ctlr, Cr, 0);
  446. csr16w(ctlr, Imr, 0);
  447. csr16w(ctlr, Isr, ~0);
  448. }
  449. static int
  450. rtl8169reset(Ctlr* ctlr)
  451. {
  452. u32int r;
  453. int timeo;
  454. /*
  455. * Soft reset the controller.
  456. */
  457. csr8w(ctlr, Cr, Rst);
  458. for(r = timeo = 0; timeo < 1000; timeo++){
  459. r = csr8r(ctlr, Cr);
  460. if(!(r & Rst))
  461. break;
  462. delay(1);
  463. }
  464. rtl8169halt(ctlr);
  465. if(r & Rst)
  466. return -1;
  467. return 0;
  468. }
  469. static void
  470. rtl8169replenish(Ctlr* ctlr)
  471. {
  472. D *d;
  473. int rdt;
  474. Block *bp;
  475. rdt = ctlr->rdt;
  476. while(NEXT(rdt, ctlr->nrd) != ctlr->rdh){
  477. d = &ctlr->rd[rdt];
  478. if(ctlr->rb[rdt] == nil){
  479. /*
  480. * Simple allocation for now.
  481. * This better be aligned on 8.
  482. */
  483. bp = iallocb(Mps);
  484. if(bp == nil){
  485. iprint("no available buffers\n");
  486. break;
  487. }
  488. ctlr->rb[rdt] = bp;
  489. d->addrlo = PCIWADDR(bp->rp);
  490. d->addrhi = 0;
  491. }
  492. coherence();
  493. d->control |= Own|Mps;
  494. rdt = NEXT(rdt, ctlr->nrd);
  495. ctlr->nrdfree++;
  496. }
  497. ctlr->rdt = rdt;
  498. }
  499. static int
  500. rtl8169init(Ether* edev)
  501. {
  502. int i;
  503. u32int r;
  504. Block *bp;
  505. Ctlr *ctlr;
  506. u8int cplusc;
  507. ctlr = edev->ctlr;
  508. ilock(&ctlr->ilock);
  509. rtl8169halt(ctlr);
  510. /*
  511. * MAC Address.
  512. * Must put chip into config register write enable mode.
  513. */
  514. csr8w(ctlr, Cr9346, Eem1|Eem0);
  515. r = (edev->ea[3]<<24)|(edev->ea[2]<<16)|(edev->ea[1]<<8)|edev->ea[0];
  516. csr32w(ctlr, Idr0, r);
  517. r = (edev->ea[5]<<8)|edev->ea[4];
  518. csr32w(ctlr, Idr0+4, r);
  519. /*
  520. * Transmitter.
  521. */
  522. memset(ctlr->td, 0, sizeof(D)*ctlr->ntd);
  523. ctlr->tdh = ctlr->tdt = 0;
  524. ctlr->td[ctlr->ntd-1].control = Eor;
  525. /*
  526. * Receiver.
  527. * Need to do something here about the multicast filter.
  528. */
  529. memset(ctlr->rd, 0, sizeof(D)*ctlr->nrd);
  530. ctlr->nrdfree = ctlr->rdh = ctlr->rdt = 0;
  531. ctlr->rd[ctlr->nrd-1].control = Eor;
  532. for(i = 0; i < ctlr->nrd; i++){
  533. if((bp = ctlr->rb[i]) != nil){
  534. ctlr->rb[i] = nil;
  535. freeb(bp);
  536. }
  537. }
  538. rtl8169replenish(ctlr);
  539. ctlr->rcr = Rxfthnone|Mrxdmaunlimited|Ab|Apm;
  540. /*
  541. * Mtps is in units of 128 except for the RTL8169
  542. * where is is 32. If using jumbo frames should be
  543. * set to 0x3F.
  544. * Setting Mulrw in Cplusc disables the Tx/Rx DMA burst
  545. * settings in Tcr/Rcr; the (1<<14) is magic.
  546. */
  547. ctlr->mtps = HOWMANY(Mps, 128);
  548. cplusc = csr16r(ctlr, Cplusc) & ~(1<<14);
  549. cplusc |= /*Rxchksum|*/Mulrw;
  550. switch(ctlr->macv){
  551. default:
  552. return -1;
  553. case Macv01:
  554. ctlr->mtps = HOWMANY(Mps, 32);
  555. break;
  556. case Macv02:
  557. case Macv03:
  558. cplusc |= (1<<14); /* magic */
  559. break;
  560. case Macv05:
  561. /*
  562. * This is interpreted from clearly bogus code
  563. * in the manufacturer-supplied driver, it could
  564. * be wrong. Untested.
  565. */
  566. r = csr8r(ctlr, Config2) & 0x07;
  567. if(r == 0x01) /* 66MHz PCI */
  568. csr32w(ctlr, 0x7C, 0x0007FFFF); /* magic */
  569. else
  570. csr32w(ctlr, 0x7C, 0x0007FF00); /* magic */
  571. pciclrmwi(ctlr->pcidev);
  572. break;
  573. case Macv13:
  574. /*
  575. * This is interpreted from clearly bogus code
  576. * in the manufacturer-supplied driver, it could
  577. * be wrong. Untested.
  578. */
  579. pcicfgw8(ctlr->pcidev, 0x68, 0x00); /* magic */
  580. pcicfgw8(ctlr->pcidev, 0x69, 0x08); /* magic */
  581. break;
  582. case Macv04:
  583. case Macv11:
  584. case Macv12:
  585. case Macv14:
  586. case Macv15:
  587. break;
  588. }
  589. /*
  590. * Enable receiver/transmitter.
  591. * Need to do this first or some of the settings below
  592. * won't take.
  593. */
  594. switch(ctlr->pciv){
  595. default:
  596. csr8w(ctlr, Cr, Te|Re);
  597. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  598. csr32w(ctlr, Rcr, ctlr->rcr);
  599. case Rtl8169sc:
  600. case Rtl8168b:
  601. break;
  602. }
  603. /*
  604. * Interrupts.
  605. * Disable Tdu|Tok for now, the transmit routine will tidy.
  606. * Tdu means the NIC ran out of descriptors to send, so it
  607. * doesn't really need to ever be on.
  608. */
  609. csr32w(ctlr, Timerint, 0);
  610. ctlr->imr = Serr|Timeout|Fovw|Punlc|Rdu|Ter|Rer|Rok;
  611. csr16w(ctlr, Imr, ctlr->imr);
  612. /*
  613. * Clear missed-packet counter;
  614. * initial early transmit threshold value;
  615. * set the descriptor ring base addresses;
  616. * set the maximum receive packet size;
  617. * no early-receive interrupts.
  618. */
  619. csr32w(ctlr, Mpc, 0);
  620. csr8w(ctlr, Mtps, ctlr->mtps);
  621. csr32w(ctlr, Tnpds+4, 0);
  622. csr32w(ctlr, Tnpds, PCIWADDR(ctlr->td));
  623. csr32w(ctlr, Rdsar+4, 0);
  624. csr32w(ctlr, Rdsar, PCIWADDR(ctlr->rd));
  625. csr16w(ctlr, Rms, Mps);
  626. r = csr16r(ctlr, Mulint) & 0xF000;
  627. csr16w(ctlr, Mulint, r);
  628. csr16w(ctlr, Cplusc, cplusc);
  629. /*
  630. * Set configuration.
  631. */
  632. switch(ctlr->pciv){
  633. default:
  634. break;
  635. case Rtl8169sc:
  636. csr16w(ctlr, 0xE2, 0); /* magic */
  637. csr8w(ctlr, Cr, Te|Re);
  638. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  639. csr32w(ctlr, Rcr, ctlr->rcr);
  640. break;
  641. case Rtl8168b:
  642. csr16w(ctlr, 0xE2, 0); /* magic */
  643. csr16w(ctlr, Cplusc, 0x2000); /* magic */
  644. csr8w(ctlr, Cr, Te|Re);
  645. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  646. csr32w(ctlr, Rcr, ctlr->rcr);
  647. csr16w(ctlr, Rms, 0x0800);
  648. csr8w(ctlr, Mtps, 0x3F);
  649. break;
  650. }
  651. ctlr->tcr = csr32r(ctlr, Tcr);
  652. csr8w(ctlr, Cr9346, 0);
  653. iunlock(&ctlr->ilock);
  654. // rtl8169mii(ctlr);
  655. return 0;
  656. }
  657. static void
  658. rtl8169attach(Ether* edev)
  659. {
  660. int timeo;
  661. Ctlr *ctlr;
  662. ctlr = edev->ctlr;
  663. qlock(&ctlr->alock);
  664. if(ctlr->init == 0){
  665. /*
  666. * Handle allocation/init errors here.
  667. */
  668. ctlr->td = mallocalign(sizeof(D)*Ntd, 256, 0, 0);
  669. ctlr->tb = malloc(Ntd*sizeof(Block*));
  670. ctlr->ntd = Ntd;
  671. ctlr->rd = mallocalign(sizeof(D)*Nrd, 256, 0, 0);
  672. ctlr->rb = malloc(Nrd*sizeof(Block*));
  673. ctlr->nrd = Nrd;
  674. ctlr->dtcc = mallocalign(sizeof(Dtcc), 64, 0, 0);
  675. rtl8169init(edev);
  676. ctlr->init = 1;
  677. }
  678. qunlock(&ctlr->alock);
  679. /*
  680. * Wait for link to be ready.
  681. */
  682. for(timeo = 0; timeo < 3500; timeo++){
  683. if(miistatus(ctlr->mii) == 0)
  684. break;
  685. delay(10);
  686. }
  687. }
  688. static void
  689. rtl8169link(Ether* edev)
  690. {
  691. uint r;
  692. int limit;
  693. Ctlr *ctlr;
  694. ctlr = edev->ctlr;
  695. /*
  696. * Maybe the link changed - do we care very much?
  697. * Could stall transmits if no link, maybe?
  698. */
  699. if(!((r = csr8r(ctlr, Phystatus)) & Linksts))
  700. return;
  701. limit = 256*1024;
  702. if(r & Speed10){
  703. edev->mbps = 10;
  704. limit = 65*1024;
  705. }
  706. else if(r & Speed100)
  707. edev->mbps = 100;
  708. else if(r & Speed1000)
  709. edev->mbps = 1000;
  710. if(edev->oq != nil)
  711. qsetlimit(edev->oq, limit);
  712. }
  713. static void
  714. rtl8169transmit(Ether* edev)
  715. {
  716. D *d;
  717. Block *bp;
  718. Ctlr *ctlr;
  719. int control, x;
  720. ctlr = edev->ctlr;
  721. ilock(&ctlr->tlock);
  722. for(x = ctlr->tdh; ctlr->ntq > 0; x = NEXT(x, ctlr->ntd)){
  723. d = &ctlr->td[x];
  724. if((control = d->control) & Own)
  725. break;
  726. /*
  727. * Check errors and log here.
  728. */
  729. USED(control);
  730. /*
  731. * Free it up.
  732. * Need to clean the descriptor here? Not really.
  733. * Simple freeb for now (no chain and freeblist).
  734. * Use ntq count for now.
  735. */
  736. freeb(ctlr->tb[x]);
  737. ctlr->tb[x] = nil;
  738. d->control &= Eor;
  739. ctlr->ntq--;
  740. }
  741. ctlr->tdh = x;
  742. x = ctlr->tdt;
  743. while(ctlr->ntq < (ctlr->ntd-1)){
  744. if((bp = qget(edev->oq)) == nil)
  745. break;
  746. d = &ctlr->td[x];
  747. d->addrlo = PCIWADDR(bp->rp);
  748. d->addrhi = 0;
  749. ctlr->tb[x] = bp;
  750. coherence();
  751. d->control |= Own|Fs|Ls|((BLEN(bp)<<TxflSHIFT) & TxflMASK);
  752. x = NEXT(x, ctlr->ntd);
  753. ctlr->ntq++;
  754. }
  755. if(x != ctlr->tdt){
  756. ctlr->tdt = x;
  757. csr8w(ctlr, Tppoll, Npq);
  758. }
  759. else if(ctlr->ntq >= (ctlr->ntd-1))
  760. ctlr->txdu++;
  761. iunlock(&ctlr->tlock);
  762. }
  763. static void
  764. rtl8169receive(Ether* edev)
  765. {
  766. D *d;
  767. int rdh;
  768. Block *bp;
  769. Ctlr *ctlr;
  770. u32int control;
  771. ctlr = edev->ctlr;
  772. rdh = ctlr->rdh;
  773. for(;;){
  774. d = &ctlr->rd[rdh];
  775. if(d->control & Own)
  776. break;
  777. control = d->control;
  778. if((control & (Fs|Ls|Res)) == (Fs|Ls)){
  779. bp = ctlr->rb[rdh];
  780. ctlr->rb[rdh] = nil;
  781. bp->wp = bp->rp + ((control & RxflMASK)>>RxflSHIFT)-4;
  782. bp->next = nil;
  783. if(control & Fovf)
  784. ctlr->fovf++;
  785. switch(control & (Pid1|Pid0)){
  786. default:
  787. break;
  788. case Pid0:
  789. if(control & Tcpf){
  790. ctlr->tcpf++;
  791. break;
  792. }
  793. bp->flag |= Btcpck;
  794. break;
  795. case Pid1:
  796. if(control & Udpf){
  797. ctlr->udpf++;
  798. break;
  799. }
  800. bp->flag |= Budpck;
  801. break;
  802. case Pid1|Pid0:
  803. if(control & Ipf){
  804. ctlr->ipf++;
  805. break;
  806. }
  807. bp->flag |= Bipck;
  808. break;
  809. }
  810. etheriq(edev, bp, 1);
  811. }
  812. else{
  813. /*
  814. * Error stuff here.
  815. print("control %#8.8ux\n", control);
  816. */
  817. }
  818. d->control &= Eor;
  819. ctlr->nrdfree--;
  820. rdh = NEXT(rdh, ctlr->nrd);
  821. if(ctlr->nrdfree < ctlr->nrd/2)
  822. rtl8169replenish(ctlr);
  823. }
  824. ctlr->rdh = rdh;
  825. }
  826. static void
  827. rtl8169interrupt(Ureg*, void* arg)
  828. {
  829. Ctlr *ctlr;
  830. Ether *edev;
  831. u32int isr;
  832. edev = arg;
  833. ctlr = edev->ctlr;
  834. while((isr = csr16r(ctlr, Isr)) != 0 && isr != 0xFFFF){
  835. csr16w(ctlr, Isr, isr);
  836. if((isr & ctlr->imr) == 0)
  837. break;
  838. if(isr & (Fovw|Punlc|Rdu|Rer|Rok)){
  839. rtl8169receive(edev);
  840. if(!(isr & (Punlc|Rok)))
  841. ctlr->ierrs++;
  842. if(isr & Rer)
  843. ctlr->rer++;
  844. if(isr & Rdu)
  845. ctlr->rdu++;
  846. if(isr & Punlc)
  847. ctlr->punlc++;
  848. if(isr & Fovw)
  849. ctlr->fovw++;
  850. isr &= ~(Fovw|Rdu|Rer|Rok);
  851. }
  852. if(isr & (Tdu|Ter|Tok)){
  853. rtl8169transmit(edev);
  854. isr &= ~(Tdu|Ter|Tok);
  855. }
  856. if(isr & Punlc){
  857. rtl8169link(edev);
  858. isr &= ~Punlc;
  859. }
  860. /*
  861. * Some of the reserved bits get set sometimes...
  862. */
  863. if(isr & (Serr|Timeout|Tdu|Fovw|Punlc|Rdu|Ter|Tok|Rer|Rok))
  864. panic("rtl8169interrupt: imr %#4.4ux isr %#4.4ux\n",
  865. csr16r(ctlr, Imr), isr);
  866. }
  867. }
  868. static void
  869. rtl8169pci(void)
  870. {
  871. Pcidev *p;
  872. Ctlr *ctlr;
  873. int i, port;
  874. p = nil;
  875. while(p = pcimatch(p, 0, 0)){
  876. if(p->ccrb != 0x02 || p->ccru != 0)
  877. continue;
  878. switch(i = ((p->did<<16)|p->vid)){
  879. default:
  880. continue;
  881. case Rtl8100e: /* RTL810[01]E ? */
  882. case Rtl8169sc: /* RTL8169SC */
  883. case Rtl8168b: /* RTL8168B */
  884. case Rtl8169: /* RTL8169 */
  885. break;
  886. case (0xC107<<16)|0x1259: /* Corega CG-LAPCIGT */
  887. i = Rtl8169;
  888. break;
  889. }
  890. port = p->mem[0].bar & ~0x01;
  891. if(ioalloc(port, p->mem[0].size, 0, "rtl8169") < 0){
  892. print("rtl8169: port %#ux in use\n", port);
  893. continue;
  894. }
  895. ctlr = malloc(sizeof(Ctlr));
  896. ctlr->port = port;
  897. ctlr->pcidev = p;
  898. ctlr->pciv = i;
  899. if(pcigetpms(p) > 0){
  900. pcisetpms(p, 0);
  901. for(i = 0; i < 6; i++)
  902. pcicfgw32(p, PciBAR0+i*4, p->mem[i].bar);
  903. pcicfgw8(p, PciINTL, p->intl);
  904. pcicfgw8(p, PciLTR, p->ltr);
  905. pcicfgw8(p, PciCLS, p->cls);
  906. pcicfgw16(p, PciPCR, p->pcr);
  907. }
  908. if(rtl8169reset(ctlr)){
  909. iofree(port);
  910. free(ctlr);
  911. continue;
  912. }
  913. /*
  914. * Extract the chip hardware version,
  915. * needed to configure each properly.
  916. */
  917. ctlr->macv = csr32r(ctlr, Tcr) & HwveridMASK;
  918. rtl8169mii(ctlr);
  919. pcisetbme(p);
  920. if(rtl8169ctlrhead != nil)
  921. rtl8169ctlrtail->next = ctlr;
  922. else
  923. rtl8169ctlrhead = ctlr;
  924. rtl8169ctlrtail = ctlr;
  925. }
  926. }
  927. static int
  928. rtl8169pnp(Ether* edev)
  929. {
  930. u32int r;
  931. Ctlr *ctlr;
  932. uchar ea[Eaddrlen];
  933. if(rtl8169ctlrhead == nil)
  934. rtl8169pci();
  935. /*
  936. * Any adapter matches if no edev->port is supplied,
  937. * otherwise the ports must match.
  938. */
  939. for(ctlr = rtl8169ctlrhead; ctlr != nil; ctlr = ctlr->next){
  940. if(ctlr->active)
  941. continue;
  942. if(edev->port == 0 || edev->port == ctlr->port){
  943. ctlr->active = 1;
  944. break;
  945. }
  946. }
  947. if(ctlr == nil)
  948. return -1;
  949. edev->ctlr = ctlr;
  950. edev->port = ctlr->port;
  951. edev->irq = ctlr->pcidev->intl;
  952. edev->tbdf = ctlr->pcidev->tbdf;
  953. edev->mbps = 100;
  954. /*
  955. * Check if the adapter's station address is to be overridden.
  956. * If not, read it from the device and set in edev->ea.
  957. */
  958. memset(ea, 0, Eaddrlen);
  959. if(memcmp(ea, edev->ea, Eaddrlen) == 0){
  960. r = csr32r(ctlr, Idr0);
  961. edev->ea[0] = r;
  962. edev->ea[1] = r>>8;
  963. edev->ea[2] = r>>16;
  964. edev->ea[3] = r>>24;
  965. r = csr32r(ctlr, Idr0+4);
  966. edev->ea[4] = r;
  967. edev->ea[5] = r>>8;
  968. }
  969. edev->attach = rtl8169attach;
  970. edev->transmit = rtl8169transmit;
  971. edev->interrupt = rtl8169interrupt;
  972. edev->ifstat = rtl8169ifstat;
  973. edev->arg = edev;
  974. edev->promiscuous = rtl8169promiscuous;
  975. rtl8169link(edev);
  976. return 0;
  977. }
  978. void
  979. ether8169link(void)
  980. {
  981. addethercard("rtl8169", rtl8169pnp);
  982. }