ether2114x.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652
  1. /*
  2. * Digital Semiconductor DECchip 21140 PCI Fast Ethernet LAN Controller
  3. * as found on the Digital Fast EtherWORKS PCI 10/100 adapter (DE-500-X).
  4. * To do:
  5. * thresholds;
  6. * ring sizing;
  7. * handle more error conditions;
  8. * all the rest of it...
  9. */
  10. #include "u.h"
  11. #include "lib.h"
  12. #include "mem.h"
  13. #include "dat.h"
  14. #include "fns.h"
  15. #include "io.h"
  16. #include "etherif.h"
  17. #define DEBUG (0)
  18. #define debug if(DEBUG)print
  19. enum {
  20. Nrde = 32,
  21. Ntde = 4,
  22. };
  23. #define Rbsz ROUNDUP(sizeof(Etherpkt)+4, 4)
  24. enum { /* CRS0 - Bus Mode */
  25. Swr = 0x00000001, /* Software Reset */
  26. Bar = 0x00000002, /* Bus Arbitration */
  27. Dsl = 0x0000007C, /* Descriptor Skip Length (field) */
  28. Ble = 0x00000080, /* Big/Little Endian */
  29. Pbl = 0x00003F00, /* Programmable Burst Length (field) */
  30. Cal = 0x0000C000, /* Cache Alignment (field) */
  31. Cal8 = 0x00004000, /* 8 longword boundary alignment */
  32. Cal16 = 0x00008000, /* 16 longword boundary alignment */
  33. Cal32 = 0x0000C000, /* 32 longword boundary alignment */
  34. Tap = 0x000E0000, /* Transmit Automatic Polling (field) */
  35. Dbo = 0x00100000, /* Descriptor Byte Ordering Mode */
  36. Rml = 0x00200000, /* Read Multiple */
  37. };
  38. enum { /* CSR[57] - Status and Interrupt Enable */
  39. Ti = 0x00000001, /* Transmit Interrupt */
  40. Tps = 0x00000002, /* Transmit Process Stopped */
  41. Tu = 0x00000004, /* Transmit buffer Unavailable */
  42. Tjt = 0x00000008, /* Transmit Jabber Timeout */
  43. Unf = 0x00000020, /* transmit UNderFlow */
  44. Ri = 0x00000040, /* Receive Interrupt */
  45. Ru = 0x00000080, /* Receive buffer Unavailable */
  46. Rps = 0x00000100, /* Receive Process Stopped */
  47. Rwt = 0x00000200, /* Receive Watchdog Timeout */
  48. Eti = 0x00000400, /* Early Transmit Interrupt */
  49. Gte = 0x00000800, /* General purpose Timer Expired */
  50. Fbe = 0x00002000, /* Fatal Bit Error */
  51. Ais = 0x00008000, /* Abnormal Interrupt Summary */
  52. Nis = 0x00010000, /* Normal Interrupt Summary */
  53. Rs = 0x000E0000, /* Receive process State (field) */
  54. Ts = 0x00700000, /* Transmit process State (field) */
  55. Eb = 0x03800000, /* Error bits */
  56. };
  57. enum { /* CSR6 - Operating Mode */
  58. Hp = 0x00000001, /* Hash/Perfect receive filtering mode */
  59. Sr = 0x00000002, /* Start/stop Receive */
  60. Ho = 0x00000004, /* Hash-Only filtering mode */
  61. Pb = 0x00000008, /* Pass Bad frames */
  62. If = 0x00000010, /* Inverse Filtering */
  63. Sb = 0x00000020, /* Start/stop Backoff counter */
  64. Pr = 0x00000040, /* Promiscuous Mode */
  65. Pm = 0x00000080, /* Pass all Multicast */
  66. Fd = 0x00000200, /* Full Duplex mode */
  67. Om = 0x00000C00, /* Operating Mode (field) */
  68. Fc = 0x00001000, /* Force Collision */
  69. St = 0x00002000, /* Start/stop Transmission Command */
  70. Tr = 0x0000C000, /* ThReshold control bits (field) */
  71. Tr128 = 0x00000000,
  72. Tr256 = 0x00004000,
  73. Tr512 = 0x00008000,
  74. Tr1024 = 0x0000C000,
  75. Ca = 0x00020000, /* CApture effect enable */
  76. Ps = 0x00040000, /* Port Select */
  77. Hbd = 0x00080000, /* HeartBeat Disable */
  78. Imm = 0x00100000, /* IMMediate mode */
  79. Sf = 0x00200000, /* Store and Forward */
  80. Ttm = 0x00400000, /* Transmit Threshold Mode */
  81. Pcs = 0x00800000, /* PCS function */
  82. Scr = 0x01000000, /* SCRambler mode */
  83. Mbo = 0x02000000, /* Must Be One */
  84. Ra = 0x40000000, /* Receive All */
  85. Sc = 0x80000000, /* Special Capture effect enable */
  86. TrMODE = Tr512, /* default transmission threshold */
  87. };
  88. enum { /* CSR9 - ROM and MII Management */
  89. Scs = 0x00000001, /* serial ROM chip select */
  90. Sclk = 0x00000002, /* serial ROM clock */
  91. Sdi = 0x00000004, /* serial ROM data in */
  92. Sdo = 0x00000008, /* serial ROM data out */
  93. Ss = 0x00000800, /* serial ROM select */
  94. Wr = 0x00002000, /* write */
  95. Rd = 0x00004000, /* read */
  96. Mdc = 0x00010000, /* MII management clock */
  97. Mdo = 0x00020000, /* MII management write data */
  98. Mii = 0x00040000, /* MII management operation mode (W) */
  99. Mdi = 0x00080000, /* MII management data in */
  100. };
  101. enum { /* CSR12 - General-Purpose Port */
  102. Gpc = 0x00000100, /* General Purpose Control */
  103. };
  104. typedef struct Des {
  105. int status;
  106. int control;
  107. ulong addr;
  108. void* bp;
  109. } Des;
  110. enum { /* status */
  111. Of = 0x00000001, /* Rx: OverFlow */
  112. Ce = 0x00000002, /* Rx: CRC Error */
  113. Db = 0x00000004, /* Rx: Dribbling Bit */
  114. Re = 0x00000008, /* Rx: Report on MII Error */
  115. Rw = 0x00000010, /* Rx: Receive Watchdog */
  116. Ft = 0x00000020, /* Rx: Frame Type */
  117. Cs = 0x00000040, /* Rx: Collision Seen */
  118. Tl = 0x00000080, /* Rx: Frame too Long */
  119. Ls = 0x00000100, /* Rx: Last deScriptor */
  120. Fs = 0x00000200, /* Rx: First deScriptor */
  121. Mf = 0x00000400, /* Rx: Multicast Frame */
  122. Rf = 0x00000800, /* Rx: Runt Frame */
  123. Dt = 0x00003000, /* Rx: Data Type (field) */
  124. De = 0x00004000, /* Rx: Descriptor Error */
  125. Fl = 0x3FFF0000, /* Rx: Frame Length (field) */
  126. Ff = 0x40000000, /* Rx: Filtering Fail */
  127. Def = 0x00000001, /* Tx: DEFerred */
  128. Uf = 0x00000002, /* Tx: UnderFlow error */
  129. Lf = 0x00000004, /* Tx: Link Fail report */
  130. Cc = 0x00000078, /* Tx: Collision Count (field) */
  131. Hf = 0x00000080, /* Tx: Heartbeat Fail */
  132. Ec = 0x00000100, /* Tx: Excessive Collisions */
  133. Lc = 0x00000200, /* Tx: Late Collision */
  134. Nc = 0x00000400, /* Tx: No Carrier */
  135. Lo = 0x00000800, /* Tx: LOss of carrier */
  136. To = 0x00004000, /* Tx: Transmission jabber timeOut */
  137. Es = 0x00008000, /* [RT]x: Error Summary */
  138. Own = 0x80000000, /* [RT]x: OWN bit */
  139. };
  140. enum { /* control */
  141. Bs1 = 0x000007FF, /* [RT]x: Buffer 1 Size */
  142. Bs2 = 0x003FF800, /* [RT]x: Buffer 2 Size */
  143. Ch = 0x01000000, /* [RT]x: second address CHained */
  144. Er = 0x02000000, /* [RT]x: End of Ring */
  145. Ft0 = 0x00400000, /* Tx: Filtering Type 0 */
  146. Dpd = 0x00800000, /* Tx: Disabled PaDding */
  147. Ac = 0x04000000, /* Tx: Add CRC disable */
  148. Set = 0x08000000, /* Tx: SETup packet */
  149. Ft1 = 0x10000000, /* Tx: Filtering Type 1 */
  150. Fseg = 0x20000000, /* Tx: First SEGment */
  151. Lseg = 0x40000000, /* Tx: Last SEGment */
  152. Ic = 0x80000000, /* Tx: Interrupt on Completion */
  153. };
  154. enum { /* PHY registers */
  155. Bmcr = 0, /* Basic Mode Control */
  156. Bmsr = 1, /* Basic Mode Status */
  157. Phyidr1 = 2, /* PHY Identifier #1 */
  158. Phyidr2 = 3, /* PHY Identifier #2 */
  159. Anar = 4, /* Auto-Negotiation Advertisment */
  160. Anlpar = 5, /* Auto-Negotiation Link Partner Ability */
  161. Aner = 6, /* Auto-Negotiation Expansion */
  162. };
  163. enum { /* Variants */
  164. Tulip0 = (0x0009<<16)|0x1011,
  165. Tulip1 = (0x0014<<16)|0x1011,
  166. Tulip3 = (0x0019<<16)|0x1011,
  167. Pnic = (0x0002<<16)|0x11AD,
  168. Pnic2 = (0xC115<<16)|0x11AD,
  169. };
  170. typedef struct Ctlr Ctlr;
  171. typedef struct Ctlr {
  172. int port;
  173. Pcidev* pcidev;
  174. Ctlr* next;
  175. int active;
  176. int id; /* (pcidev->did<<16)|pcidev->vid */
  177. uchar *srom;
  178. int sromsz;
  179. uchar* sromea; /* MAC address */
  180. uchar* leaf;
  181. int sct; /* selected connection type */
  182. int k; /* info block count */
  183. uchar* infoblock[16];
  184. int sctk; /* sct block index */
  185. int curk; /* current block index */
  186. uchar* type5block;
  187. int phy[32]; /* logical to physical map */
  188. int phyreset; /* reset bitmap */
  189. int curphyad;
  190. int fdx;
  191. int ttm;
  192. uchar fd; /* option */
  193. int medium; /* option */
  194. int csr6; /* CSR6 - operating mode */
  195. int mask; /* CSR[57] - interrupt mask */
  196. int mbps;
  197. Des* rdr; /* receive descriptor ring */
  198. int nrdr; /* size of rdr */
  199. int rdrx; /* index into rdr */
  200. Des* tdr; /* transmit descriptor ring */
  201. int ntdr; /* size of tdr */
  202. int tdrh; /* host index into tdr */
  203. int tdri; /* interface index into tdr */
  204. int ntq; /* descriptors active */
  205. Block* setupbp;
  206. ulong of; /* receive statistics */
  207. ulong ce;
  208. ulong cs;
  209. ulong tl;
  210. ulong rf;
  211. ulong de;
  212. ulong uf; /* transmit statistics */
  213. ulong ec;
  214. ulong lc;
  215. ulong nc;
  216. ulong lo;
  217. ulong to;
  218. } Ctlr;
  219. static Ctlr* ctlrhead;
  220. static Ctlr* ctlrtail;
  221. #define csr32r(c, r) (inl((c)->port+((r)*8)))
  222. #define csr32w(c, r, l) (outl((c)->port+((r)*8), (ulong)(l)))
  223. static void
  224. attach(Ether* ether)
  225. {
  226. Ctlr *ctlr;
  227. ctlr = ether->ctlr;
  228. if(!(ctlr->csr6 & Sr)){
  229. ctlr->csr6 |= Sr;
  230. csr32w(ctlr, 6, ctlr->csr6);
  231. }
  232. }
  233. static void
  234. transmit(Ether* ether)
  235. {
  236. Ctlr *ctlr;
  237. Block *bp;
  238. Des *des;
  239. int control;
  240. RingBuf *tb;
  241. ctlr = ether->ctlr;
  242. while(ctlr->ntq < (ctlr->ntdr-1)){
  243. if(ctlr->setupbp){
  244. bp = ctlr->setupbp;
  245. ctlr->setupbp = 0;
  246. control = Ic|Set|BLEN(bp);
  247. }
  248. else{
  249. if(ether->ntb == 0)
  250. break;
  251. tb = &ether->tb[ether->ti];
  252. if(tb->owner != Interface)
  253. break;
  254. bp = allocb(tb->len);
  255. memmove(bp->wp, tb->pkt, tb->len);
  256. memmove(bp->wp+Eaddrlen, ether->ea, Eaddrlen);
  257. bp->wp += tb->len;
  258. tb->owner = Host;
  259. ether->ti = NEXT(ether->ti, ether->ntb);
  260. control = Ic|Lseg|Fseg|BLEN(bp);
  261. }
  262. ctlr->tdr[PREV(ctlr->tdrh, ctlr->ntdr)].control &= ~Ic;
  263. des = &ctlr->tdr[ctlr->tdrh];
  264. des->bp = bp;
  265. des->addr = PADDR(bp->rp);
  266. des->control |= control;
  267. ctlr->ntq++;
  268. //coherence();
  269. des->status = Own;
  270. csr32w(ctlr, 1, 0);
  271. ctlr->tdrh = NEXT(ctlr->tdrh, ctlr->ntdr);
  272. }
  273. }
  274. static void
  275. interrupt(Ureg*, void* arg)
  276. {
  277. Ctlr *ctlr;
  278. Ether *ether;
  279. int len, status;
  280. Des *des;
  281. RingBuf *ring;
  282. ether = arg;
  283. ctlr = ether->ctlr;
  284. while((status = csr32r(ctlr, 5)) & (Nis|Ais)){
  285. /*
  286. * Acknowledge the interrupts and mask-out
  287. * the ones that are implicitly handled.
  288. */
  289. csr32w(ctlr, 5, status);
  290. status &= (ctlr->mask & ~(Nis|Ais|Ti));
  291. /*
  292. * Received packets.
  293. */
  294. if(status & Ri){
  295. des = &ctlr->rdr[ctlr->rdrx];
  296. while((des->status & Own) == 0){
  297. len = ((des->status & Fl)>>16)-4;
  298. if(des->status & Es){
  299. if(des->status & Of)
  300. ctlr->of++;
  301. if(des->status & Ce)
  302. ctlr->ce++;
  303. if(des->status & Cs)
  304. ctlr->cs++;
  305. if(des->status & Tl)
  306. ctlr->tl++;
  307. if(des->status & Rf)
  308. ctlr->rf++;
  309. if(des->status & De)
  310. ctlr->de++;
  311. }
  312. else{
  313. ring = &ether->rb[ether->ri];
  314. if(ring->owner == Interface){
  315. ring->owner = Host;
  316. ring->len = len;
  317. memmove(ring->pkt, des->bp, len);
  318. ether->ri = NEXT(ether->ri, ether->nrb);
  319. }
  320. }
  321. des->control &= Er;
  322. des->control |= Rbsz;
  323. des->status = Own;
  324. ctlr->rdrx = NEXT(ctlr->rdrx, ctlr->nrdr);
  325. des = &ctlr->rdr[ctlr->rdrx];
  326. }
  327. status &= ~Ri;
  328. }
  329. /*
  330. * Check the transmit side:
  331. * check for Transmit Underflow and Adjust
  332. * the threshold upwards;
  333. * free any transmitted buffers and try to
  334. * top-up the ring.
  335. */
  336. if(status & Unf){
  337. csr32w(ctlr, 6, ctlr->csr6 & ~St);
  338. switch(ctlr->csr6 & Tr){
  339. case Tr128:
  340. len = Tr256;
  341. break;
  342. case Tr256:
  343. len = Tr512;
  344. break;
  345. case Tr512:
  346. len = Tr1024;
  347. break;
  348. default:
  349. case Tr1024:
  350. len = Sf;
  351. break;
  352. }
  353. ctlr->csr6 = (ctlr->csr6 & ~Tr)|len;
  354. csr32w(ctlr, 6, ctlr->csr6);
  355. csr32w(ctlr, 5, Tps);
  356. status &= ~(Unf|Tps);
  357. }
  358. while(ctlr->ntq){
  359. des = &ctlr->tdr[ctlr->tdri];
  360. if(des->status & Own)
  361. break;
  362. if(des->status & Es){
  363. if(des->status & Uf)
  364. ctlr->uf++;
  365. if(des->status & Ec)
  366. ctlr->ec++;
  367. if(des->status & Lc)
  368. ctlr->lc++;
  369. if(des->status & Nc)
  370. ctlr->nc++;
  371. if(des->status & Lo)
  372. ctlr->lo++;
  373. if(des->status & To)
  374. ctlr->to++;
  375. }
  376. freeb(des->bp);
  377. des->control &= Er;
  378. ctlr->ntq--;
  379. ctlr->tdri = NEXT(ctlr->tdri, ctlr->ntdr);
  380. }
  381. transmit(ether);
  382. /*
  383. * Anything left not catered for?
  384. */
  385. if(status)
  386. panic("#l%d: status %8.8uX\n", ether->ctlrno, status);
  387. }
  388. }
  389. static void
  390. ctlrinit(Ether* ether)
  391. {
  392. Ctlr *ctlr;
  393. Des *des;
  394. Block *bp;
  395. int i;
  396. uchar bi[Eaddrlen*2];
  397. ctlr = ether->ctlr;
  398. /*
  399. * Allocate and initialise the receive ring;
  400. * allocate and initialise the transmit ring;
  401. * unmask interrupts and start the transmit side;
  402. * create and post a setup packet to initialise
  403. * the physical ethernet address.
  404. */
  405. ctlr->rdr = malloc(ctlr->nrdr*sizeof(Des));
  406. for(des = ctlr->rdr; des < &ctlr->rdr[ctlr->nrdr]; des++){
  407. des->bp = malloc(Rbsz);
  408. des->status = Own;
  409. des->control = Rbsz;
  410. des->addr = PADDR(des->bp);
  411. }
  412. ctlr->rdr[ctlr->nrdr-1].control |= Er;
  413. ctlr->rdrx = 0;
  414. csr32w(ctlr, 3, PADDR(ctlr->rdr));
  415. ctlr->tdr = ialloc(ctlr->ntdr*sizeof(Des), 32);
  416. ctlr->tdr[ctlr->ntdr-1].control |= Er;
  417. ctlr->tdrh = 0;
  418. ctlr->tdri = 0;
  419. csr32w(ctlr, 4, PADDR(ctlr->tdr));
  420. /*
  421. * Clear any bits in the Status Register (CSR5) as
  422. * the PNIC has a different reset value from a true 2114x.
  423. */
  424. ctlr->mask = Nis|Ais|Fbe|Rwt|Rps|Ru|Ri|Unf|Tjt|Tps|Ti;
  425. csr32w(ctlr, 5, ctlr->mask);
  426. csr32w(ctlr, 7, ctlr->mask);
  427. ctlr->csr6 |= St;
  428. csr32w(ctlr, 6, ctlr->csr6);
  429. for(i = 0; i < Eaddrlen/2; i++){
  430. bi[i*4] = ether->ea[i*2];
  431. bi[i*4+1] = ether->ea[i*2+1];
  432. bi[i*4+2] = ether->ea[i*2+1];
  433. bi[i*4+3] = ether->ea[i*2];
  434. }
  435. bp = allocb(Eaddrlen*2*16);
  436. memset(bp->rp, 0xFF, sizeof(bi));
  437. for(i = sizeof(bi); i < sizeof(bi)*16; i += sizeof(bi))
  438. memmove(bp->rp+i, bi, sizeof(bi));
  439. bp->wp += sizeof(bi)*16;
  440. ctlr->setupbp = bp;
  441. transmit(ether);
  442. }
  443. static void
  444. csr9w(Ctlr* ctlr, int data)
  445. {
  446. csr32w(ctlr, 9, data);
  447. microdelay(1);
  448. }
  449. static int
  450. miimdi(Ctlr* ctlr, int n)
  451. {
  452. int data, i;
  453. /*
  454. * Read n bits from the MII Management Register.
  455. */
  456. data = 0;
  457. for(i = n-1; i >= 0; i--){
  458. if(csr32r(ctlr, 9) & Mdi)
  459. data |= (1<<i);
  460. csr9w(ctlr, Mii|Mdc);
  461. csr9w(ctlr, Mii);
  462. }
  463. csr9w(ctlr, 0);
  464. return data;
  465. }
  466. static void
  467. miimdo(Ctlr* ctlr, int bits, int n)
  468. {
  469. int i, mdo;
  470. /*
  471. * Write n bits to the MII Management Register.
  472. */
  473. for(i = n-1; i >= 0; i--){
  474. if(bits & (1<<i))
  475. mdo = Mdo;
  476. else
  477. mdo = 0;
  478. csr9w(ctlr, mdo);
  479. csr9w(ctlr, mdo|Mdc);
  480. csr9w(ctlr, mdo);
  481. }
  482. }
  483. static int
  484. miir(Ctlr* ctlr, int phyad, int regad)
  485. {
  486. int data, i;
  487. if(ctlr->id == Pnic){
  488. i = 1000;
  489. csr32w(ctlr, 20, 0x60020000|(phyad<<23)|(regad<<18));
  490. do{
  491. microdelay(1);
  492. data = csr32r(ctlr, 20);
  493. }while((data & 0x80000000) && --i);
  494. if(i == 0)
  495. return -1;
  496. return data & 0xFFFF;
  497. }
  498. /*
  499. * Preamble;
  500. * ST+OP+PHYAD+REGAD;
  501. * TA + 16 data bits.
  502. */
  503. miimdo(ctlr, 0xFFFFFFFF, 32);
  504. miimdo(ctlr, 0x1800|(phyad<<5)|regad, 14);
  505. data = miimdi(ctlr, 18);
  506. if(data & 0x10000)
  507. return -1;
  508. return data & 0xFFFF;
  509. }
  510. static void
  511. miiw(Ctlr* ctlr, int phyad, int regad, int data)
  512. {
  513. /*
  514. * Preamble;
  515. * ST+OP+PHYAD+REGAD+TA + 16 data bits;
  516. * Z.
  517. */
  518. miimdo(ctlr, 0xFFFFFFFF, 32);
  519. data &= 0xFFFF;
  520. data |= (0x05<<(5+5+2+16))|(phyad<<(5+2+16))|(regad<<(2+16))|(0x02<<16);
  521. miimdo(ctlr, data, 32);
  522. csr9w(ctlr, Mdc);
  523. csr9w(ctlr, 0);
  524. }
  525. static int
  526. sromr(Ctlr* ctlr, int r)
  527. {
  528. int i, op, data, size;
  529. if(ctlr->id == Pnic){
  530. i = 1000;
  531. csr32w(ctlr, 19, 0x600|r);
  532. do{
  533. microdelay(1);
  534. data = csr32r(ctlr, 19);
  535. }while((data & 0x80000000) && --i);
  536. if(ctlr->sromsz == 0)
  537. ctlr->sromsz = 6;
  538. return csr32r(ctlr, 9) & 0xFFFF;
  539. }
  540. /*
  541. * This sequence for reading a 16-bit register 'r'
  542. * in the EEPROM is taken (pretty much) straight from Section
  543. * 7.4 of the 21140 Hardware Reference Manual.
  544. */
  545. reread:
  546. csr9w(ctlr, Rd|Ss);
  547. csr9w(ctlr, Rd|Ss|Scs);
  548. csr9w(ctlr, Rd|Ss|Sclk|Scs);
  549. csr9w(ctlr, Rd|Ss);
  550. op = 0x06;
  551. for(i = 3-1; i >= 0; i--){
  552. data = Rd|Ss|(((op>>i) & 0x01)<<2)|Scs;
  553. csr9w(ctlr, data);
  554. csr9w(ctlr, data|Sclk);
  555. csr9w(ctlr, data);
  556. }
  557. /*
  558. * First time through must work out the EEPROM size.
  559. * This doesn't seem to work on the 21041 as implemented
  560. * in Virtual PC for the Mac, so wire any 21041 to 6,
  561. * it's the only 21041 this code will ever likely see.
  562. */
  563. if((size = ctlr->sromsz) == 0){
  564. if(ctlr->id == Tulip1)
  565. ctlr->sromsz = size = 6;
  566. else
  567. size = 8;
  568. }
  569. for(size = size-1; size >= 0; size--){
  570. data = Rd|Ss|(((r>>size) & 0x01)<<2)|Scs;
  571. csr9w(ctlr, data);
  572. csr9w(ctlr, data|Sclk);
  573. csr9w(ctlr, data);
  574. microdelay(1);
  575. if(ctlr->sromsz == 0 && !(csr32r(ctlr, 9) & Sdo))
  576. break;
  577. }
  578. data = 0;
  579. for(i = 16-1; i >= 0; i--){
  580. csr9w(ctlr, Rd|Ss|Sclk|Scs);
  581. if(csr32r(ctlr, 9) & Sdo)
  582. data |= (1<<i);
  583. csr9w(ctlr, Rd|Ss|Scs);
  584. }
  585. csr9w(ctlr, 0);
  586. if(ctlr->sromsz == 0){
  587. ctlr->sromsz = 8-size;
  588. goto reread;
  589. }
  590. return data & 0xFFFF;
  591. }
  592. static void
  593. softreset(Ctlr* ctlr)
  594. {
  595. /*
  596. * Soft-reset the controller and initialise bus mode.
  597. * Delay should be >= 50 PCI cycles (2×S @ 25MHz).
  598. */
  599. csr32w(ctlr, 0, Swr);
  600. microdelay(10);
  601. csr32w(ctlr, 0, Rml|Cal16);
  602. delay(1);
  603. }
  604. static int
  605. type5block(Ctlr* ctlr, uchar* block)
  606. {
  607. int csr15, i, len;
  608. /*
  609. * Reset or GPR sequence. Reset should be once only,
  610. * before the GPR sequence.
  611. * Note 'block' is not a pointer to the block head but
  612. * a pointer to the data in the block starting at the
  613. * reset length value so type5block can be used for the
  614. * sequences contained in type 1 and type 3 blocks.
  615. * The SROM docs state the 21140 type 5 block is the
  616. * same as that for the 21143, but the two controllers
  617. * use different registers and sequence-element lengths
  618. * so the 21140 code here is a guess for a real type 5
  619. * sequence.
  620. */
  621. len = *block++;
  622. if(ctlr->id != Tulip3){
  623. for(i = 0; i < len; i++){
  624. csr32w(ctlr, 12, *block);
  625. block++;
  626. }
  627. return len;
  628. }
  629. for(i = 0; i < len; i++){
  630. csr15 = *block++<<16;
  631. csr15 |= *block++<<24;
  632. csr32w(ctlr, 15, csr15);
  633. debug("%8.8uX ", csr15);
  634. }
  635. return 2*len;
  636. }
  637. static int
  638. typephylink(Ctlr* ctlr, uchar*)
  639. {
  640. int an, bmcr, bmsr, csr6, x;
  641. /*
  642. * Fail if
  643. * auto-negotiataion enabled but not complete;
  644. * no valid link established.
  645. */
  646. bmcr = miir(ctlr, ctlr->curphyad, Bmcr);
  647. miir(ctlr, ctlr->curphyad, Bmsr);
  648. bmsr = miir(ctlr, ctlr->curphyad, Bmsr);
  649. debug("bmcr 0x%2.2uX bmsr 0x%2.2uX\n", bmcr, bmsr);
  650. if(((bmcr & 0x1000) && !(bmsr & 0x0020)) || !(bmsr & 0x0004))
  651. return 0;
  652. if(bmcr & 0x1000){
  653. an = miir(ctlr, ctlr->curphyad, Anar);
  654. an &= miir(ctlr, ctlr->curphyad, Anlpar) & 0x3E0;
  655. debug("an 0x%2.uX 0x%2.2uX 0x%2.2uX\n",
  656. miir(ctlr, ctlr->curphyad, Anar),
  657. miir(ctlr, ctlr->curphyad, Anlpar),
  658. an);
  659. if(an & 0x0100)
  660. x = 0x4000;
  661. else if(an & 0x0080)
  662. x = 0x2000;
  663. else if(an & 0x0040)
  664. x = 0x1000;
  665. else if(an & 0x0020)
  666. x = 0x0800;
  667. else
  668. x = 0;
  669. }
  670. else if((bmcr & 0x2100) == 0x2100)
  671. x = 0x4000;
  672. else if(bmcr & 0x2000){
  673. /*
  674. * If FD capable, force it if necessary.
  675. */
  676. if((bmsr & 0x4000) && ctlr->fd){
  677. miiw(ctlr, ctlr->curphyad, Bmcr, 0x2100);
  678. x = 0x4000;
  679. }
  680. else
  681. x = 0x2000;
  682. }
  683. else if(bmcr & 0x0100)
  684. x = 0x1000;
  685. else
  686. x = 0x0800;
  687. csr6 = Sc|Mbo|Hbd|Ps|Ca|TrMODE|Sb;
  688. if(ctlr->fdx & x)
  689. csr6 |= Fd;
  690. if(ctlr->ttm & x)
  691. csr6 |= Ttm;
  692. debug("csr6 0x%8.8uX 0x%8.8uX 0x%8.8luX\n",
  693. csr6, ctlr->csr6, csr32r(ctlr, 6));
  694. if(csr6 != ctlr->csr6){
  695. ctlr->csr6 = csr6;
  696. csr32w(ctlr, 6, csr6);
  697. }
  698. return 1;
  699. }
  700. static int
  701. typephymode(Ctlr* ctlr, uchar* block, int wait)
  702. {
  703. uchar *p;
  704. int len, mc, nway, phyx, timeo;
  705. if(DEBUG){
  706. int i;
  707. len = (block[0] & ~0x80)+1;
  708. for(i = 0; i < len; i++)
  709. debug("%2.2uX ", block[i]);
  710. debug("\n");
  711. }
  712. if(block[1] == 1)
  713. len = 1;
  714. else if(block[1] == 3)
  715. len = 2;
  716. else
  717. return -1;
  718. /*
  719. * Snarf the media capabilities, nway advertisment,
  720. * FDX and TTM bitmaps.
  721. */
  722. p = &block[5+len*block[3]+len*block[4+len*block[3]]];
  723. mc = *p++;
  724. mc |= *p++<<8;
  725. nway = *p++;
  726. nway |= *p++<<8;
  727. ctlr->fdx = *p++;
  728. ctlr->fdx |= *p++<<8;
  729. ctlr->ttm = *p++;
  730. ctlr->ttm |= *p<<8;
  731. debug("mc %4.4uX nway %4.4uX fdx %4.4uX ttm %4.4uX\n",
  732. mc, nway, ctlr->fdx, ctlr->ttm);
  733. USED(mc);
  734. phyx = block[2];
  735. ctlr->curphyad = ctlr->phy[phyx];
  736. ctlr->csr6 = 0;//Sc|Mbo|Hbd|Ps|Ca|TrMODE|Sb;
  737. //csr32w(ctlr, 6, ctlr->csr6);
  738. if(typephylink(ctlr, block))
  739. return 0;
  740. if(!(ctlr->phyreset & (1<<phyx))){
  741. debug("reset seq: len %d: ", block[3]);
  742. if(ctlr->type5block)
  743. type5block(ctlr, &ctlr->type5block[2]);
  744. else
  745. type5block(ctlr, &block[4+len*block[3]]);
  746. debug("\n");
  747. ctlr->phyreset |= (1<<phyx);
  748. }
  749. /*
  750. * GPR sequence.
  751. */
  752. debug("gpr seq: len %d: ", block[3]);
  753. type5block(ctlr, &block[3]);
  754. debug("\n");
  755. ctlr->csr6 = 0;//Sc|Mbo|Hbd|Ps|Ca|TrMODE|Sb;
  756. //csr32w(ctlr, 6, ctlr->csr6);
  757. if(typephylink(ctlr, block))
  758. return 0;
  759. /*
  760. * Turn off auto-negotiation, set the auto-negotiation
  761. * advertisment register then start the auto-negotiation
  762. * process again.
  763. */
  764. miiw(ctlr, ctlr->curphyad, Bmcr, 0);
  765. miiw(ctlr, ctlr->curphyad, Anar, nway|1);
  766. miiw(ctlr, ctlr->curphyad, Bmcr, 0x1000);
  767. if(!wait)
  768. return 0;
  769. for(timeo = 0; timeo < 30; timeo++){
  770. if(typephylink(ctlr, block))
  771. return 0;
  772. delay(100);
  773. }
  774. return -1;
  775. }
  776. static int
  777. typesymmode(Ctlr *ctlr, uchar *block, int wait)
  778. {
  779. uint gpmode, gpdata, command;
  780. USED(wait);
  781. gpmode = block[3] | ((uint) block[4] << 8);
  782. gpdata = block[5] | ((uint) block[6] << 8);
  783. command = (block[7] | ((uint) block[8] << 8)) & 0x71;
  784. if (command & 0x8000) {
  785. print("ether2114x.c: FIXME: handle type 4 mode blocks where cmd.active_invalid != 0\n");
  786. return -1;
  787. }
  788. csr32w(ctlr, 15, gpmode);
  789. csr32w(ctlr, 15, gpdata);
  790. ctlr->csr6 = (command & 0x71) << 18;
  791. csr32w(ctlr, 6, ctlr->csr6);
  792. return 0;
  793. }
  794. static int
  795. type2mode(Ctlr* ctlr, uchar* block, int)
  796. {
  797. uchar *p;
  798. int csr6, csr13, csr14, csr15, gpc, gpd;
  799. csr6 = Sc|Mbo|Ca|TrMODE|Sb;
  800. debug("type2mode: medium 0x%2.2uX\n", block[2]);
  801. /*
  802. * Don't attempt full-duplex
  803. * unless explicitly requested.
  804. */
  805. if((block[2] & 0x3F) == 0x04){ /* 10BASE-TFD */
  806. if(!ctlr->fd)
  807. return -1;
  808. csr6 |= Fd;
  809. }
  810. /*
  811. * Operating mode programming values from the datasheet
  812. * unless media specific data is explicitly given.
  813. */
  814. p = &block[3];
  815. if(block[2] & 0x40){
  816. csr13 = (block[4]<<8)|block[3];
  817. csr14 = (block[6]<<8)|block[5];
  818. csr15 = (block[8]<<8)|block[7];
  819. p += 6;
  820. }
  821. else switch(block[2] & 0x3F){
  822. default:
  823. return -1;
  824. case 0x00: /* 10BASE-T */
  825. csr13 = 0x00000001;
  826. csr14 = 0x00007F3F;
  827. csr15 = 0x00000008;
  828. break;
  829. case 0x01: /* 10BASE-2 */
  830. csr13 = 0x00000009;
  831. csr14 = 0x00000705;
  832. csr15 = 0x00000006;
  833. break;
  834. case 0x02: /* 10BASE-5 (AUI) */
  835. csr13 = 0x00000009;
  836. csr14 = 0x00000705;
  837. csr15 = 0x0000000E;
  838. break;
  839. case 0x04: /* 10BASE-TFD */
  840. csr13 = 0x00000001;
  841. csr14 = 0x00007F3D;
  842. csr15 = 0x00000008;
  843. break;
  844. }
  845. gpc = *p++<<16;
  846. gpc |= *p++<<24;
  847. gpd = *p++<<16;
  848. gpd |= *p<<24;
  849. csr32w(ctlr, 13, 0);
  850. csr32w(ctlr, 14, csr14);
  851. csr32w(ctlr, 15, gpc|csr15);
  852. delay(10);
  853. csr32w(ctlr, 15, gpd|csr15);
  854. csr32w(ctlr, 13, csr13);
  855. ctlr->csr6 = csr6;
  856. csr32w(ctlr, 6, ctlr->csr6);
  857. debug("type2mode: csr13 %8.8uX csr14 %8.8uX csr15 %8.8uX\n",
  858. csr13, csr14, csr15);
  859. debug("type2mode: gpc %8.8uX gpd %8.8uX csr6 %8.8uX\n",
  860. gpc, gpd, csr6);
  861. return 0;
  862. }
  863. static int
  864. type0link(Ctlr* ctlr, uchar* block)
  865. {
  866. int m, polarity, sense;
  867. m = (block[3]<<8)|block[2];
  868. sense = 1<<((m & 0x000E)>>1);
  869. if(m & 0x0080)
  870. polarity = sense;
  871. else
  872. polarity = 0;
  873. return (csr32r(ctlr, 12) & sense)^polarity;
  874. }
  875. static int
  876. type0mode(Ctlr* ctlr, uchar* block, int wait)
  877. {
  878. int csr6, m, timeo;
  879. csr6 = Sc|Mbo|Hbd|Ca|TrMODE|Sb;
  880. debug("type0: medium 0x%uX, fd %d: 0x%2.2uX 0x%2.2uX 0x%2.2uX 0x%2.2uX\n",
  881. ctlr->medium, ctlr->fd, block[0], block[1], block[2], block[3]);
  882. switch(block[0]){
  883. default:
  884. break;
  885. case 0x04: /* 10BASE-TFD */
  886. case 0x05: /* 100BASE-TXFD */
  887. case 0x08: /* 100BASE-FXFD */
  888. /*
  889. * Don't attempt full-duplex
  890. * unless explicitly requested.
  891. */
  892. if(!ctlr->fd)
  893. return -1;
  894. csr6 |= Fd;
  895. break;
  896. }
  897. m = (block[3]<<8)|block[2];
  898. if(m & 0x0001)
  899. csr6 |= Ps;
  900. if(m & 0x0010)
  901. csr6 |= Ttm;
  902. if(m & 0x0020)
  903. csr6 |= Pcs;
  904. if(m & 0x0040)
  905. csr6 |= Scr;
  906. csr32w(ctlr, 12, block[1]);
  907. microdelay(10);
  908. csr32w(ctlr, 6, csr6);
  909. ctlr->csr6 = csr6;
  910. if(!wait)
  911. return 0;
  912. for(timeo = 0; timeo < 30; timeo++){
  913. if(type0link(ctlr, block))
  914. return 0;
  915. delay(100);
  916. }
  917. return -1;
  918. }
  919. static int
  920. media21041(Ether* ether, int wait)
  921. {
  922. Ctlr* ctlr;
  923. uchar *block;
  924. int csr6, csr13, csr14, csr15, medium, timeo;
  925. ctlr = ether->ctlr;
  926. block = ctlr->infoblock[ctlr->curk];
  927. debug("media21041: block[0] %2.2uX, medium %4.4uX sct %4.4uX\n",
  928. block[0], ctlr->medium, ctlr->sct);
  929. medium = block[0] & 0x3F;
  930. if(ctlr->medium >= 0 && medium != ctlr->medium)
  931. return 0;
  932. if(ctlr->sct != 0x0800 && (ctlr->sct & 0x3F) != medium)
  933. return 0;
  934. csr6 = Sc|Mbo|Ca|TrMODE|Sb;
  935. if(block[0] & 0x40){
  936. csr13 = (block[2]<<8)|block[1];
  937. csr14 = (block[4]<<8)|block[3];
  938. csr15 = (block[6]<<8)|block[5];
  939. }
  940. else switch(medium){
  941. default:
  942. return -1;
  943. case 0x00: /* 10BASE-T */
  944. csr13 = 0xEF01;
  945. csr14 = 0xFF3F;
  946. csr15 = 0x0008;
  947. break;
  948. case 0x01: /* 10BASE-2 */
  949. csr13 = 0xEF09;
  950. csr14 = 0xF73D;
  951. csr15 = 0x0006;
  952. break;
  953. case 0x02: /* 10BASE-5 */
  954. csr13 = 0xEF09;
  955. csr14 = 0xF73D;
  956. csr15 = 0x000E;
  957. break;
  958. case 0x04: /* 10BASE-TFD */
  959. csr13 = 0xEF01;
  960. csr14 = 0xFF3D;
  961. csr15 = 0x0008;
  962. break;
  963. }
  964. csr32w(ctlr, 13, 0);
  965. csr32w(ctlr, 14, csr14);
  966. csr32w(ctlr, 15, csr15);
  967. csr32w(ctlr, 13, csr13);
  968. delay(10);
  969. if(medium == 0x04)
  970. csr6 |= Fd;
  971. ctlr->csr6 = csr6;
  972. csr32w(ctlr, 6, ctlr->csr6);
  973. debug("media21041: csr6 %8.8uX csr13 %4.4uX csr14 %4.4uX csr15 %4.4uX\n",
  974. csr6, csr13, csr14, csr15);
  975. if(!wait)
  976. return 0;
  977. for(timeo = 0; timeo < 30; timeo++){
  978. if(!(csr32r(ctlr, 12) & 0x0002)){
  979. debug("media21041: ok: csr12 %4.4luX timeo %d\n",
  980. csr32r(ctlr, 12), timeo);
  981. return 10;
  982. }
  983. delay(100);
  984. }
  985. debug("media21041: !ok: csr12 %4.4luX\n", csr32r(ctlr, 12));
  986. return -1;
  987. }
  988. static int
  989. mediaxx(Ether* ether, int wait)
  990. {
  991. Ctlr* ctlr;
  992. uchar *block;
  993. ctlr = ether->ctlr;
  994. block = ctlr->infoblock[ctlr->curk];
  995. if(block[0] & 0x80){
  996. switch(block[1]){
  997. default:
  998. return -1;
  999. case 0:
  1000. if(ctlr->medium >= 0 && block[2] != ctlr->medium)
  1001. return 0;
  1002. /* need this test? */ if(ctlr->sct != 0x0800 && (ctlr->sct & 0x3F) != block[2])
  1003. return 0;
  1004. if(type0mode(ctlr, block+2, wait))
  1005. return 0;
  1006. break;
  1007. case 1:
  1008. if(typephymode(ctlr, block, wait))
  1009. return 0;
  1010. break;
  1011. case 2:
  1012. debug("type2: medium %d block[2] %d\n",
  1013. ctlr->medium, block[2]);
  1014. if(ctlr->medium >= 0 && ((block[2] & 0x3F) != ctlr->medium))
  1015. return 0;
  1016. if(type2mode(ctlr, block, wait))
  1017. return 0;
  1018. break;
  1019. case 3:
  1020. if(typephymode(ctlr, block, wait))
  1021. return 0;
  1022. break;
  1023. case 4:
  1024. debug("type4: medium %d block[2] %d\n",
  1025. ctlr->medium, block[2]);
  1026. if(ctlr->medium >= 0 && ((block[2] & 0x3F) != ctlr->medium))
  1027. return 0;
  1028. if(typesymmode(ctlr, block, wait))
  1029. return 0;
  1030. break;
  1031. }
  1032. }
  1033. else{
  1034. if(ctlr->medium >= 0 && block[0] != ctlr->medium)
  1035. return 0;
  1036. /* need this test? */if(ctlr->sct != 0x0800 && (ctlr->sct & 0x3F) != block[0])
  1037. return 0;
  1038. if(type0mode(ctlr, block, wait))
  1039. return 0;
  1040. }
  1041. if(ctlr->csr6){
  1042. if(!(ctlr->csr6 & Ps) || (ctlr->csr6 & Ttm))
  1043. return 10;
  1044. return 100;
  1045. }
  1046. return 0;
  1047. }
  1048. static int
  1049. media(Ether* ether, int wait)
  1050. {
  1051. Ctlr* ctlr;
  1052. int k, mbps;
  1053. ctlr = ether->ctlr;
  1054. for(k = 0; k < ctlr->k; k++){
  1055. switch(ctlr->id){
  1056. default:
  1057. mbps = mediaxx(ether, wait);
  1058. break;
  1059. case Tulip1: /* 21041 */
  1060. mbps = media21041(ether, wait);
  1061. break;
  1062. }
  1063. if(mbps > 0)
  1064. return mbps;
  1065. if(ctlr->curk == 0)
  1066. ctlr->curk = ctlr->k-1;
  1067. else
  1068. ctlr->curk--;
  1069. }
  1070. return 0;
  1071. }
  1072. static char* mediatable[9] = {
  1073. "10BASE-T", /* TP */
  1074. "10BASE-2", /* BNC */
  1075. "10BASE-5", /* AUI */
  1076. "100BASE-TX",
  1077. "10BASE-TFD",
  1078. "100BASE-TXFD",
  1079. "100BASE-T4",
  1080. "100BASE-FX",
  1081. "100BASE-FXFD",
  1082. };
  1083. static uchar en1207[] = { /* Accton EN1207-COMBO */
  1084. 0x00, 0x00, 0xE8, /* [0] vendor ethernet code */
  1085. 0x00, /* [3] spare */
  1086. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1087. 0x1F, /* [6] general purpose control */
  1088. 2, /* [7] block count */
  1089. 0x00, /* [8] media code (10BASE-TX) */
  1090. 0x0B, /* [9] general purpose port data */
  1091. 0x9E, 0x00, /* [10] command (LSB+MSB = 0x009E) */
  1092. 0x03, /* [8] media code (100BASE-TX) */
  1093. 0x1B, /* [9] general purpose port data */
  1094. 0x6D, 0x00, /* [10] command (LSB+MSB = 0x006D) */
  1095. /* There is 10BASE-2 as well, but... */
  1096. };
  1097. static uchar ana6910fx[] = { /* Adaptec (Cogent) ANA-6910FX */
  1098. 0x00, 0x00, 0x92, /* [0] vendor ethernet code */
  1099. 0x00, /* [3] spare */
  1100. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1101. 0x3F, /* [6] general purpose control */
  1102. 1, /* [7] block count */
  1103. 0x07, /* [8] media code (100BASE-FX) */
  1104. 0x03, /* [9] general purpose port data */
  1105. 0x2D, 0x00 /* [10] command (LSB+MSB = 0x000D) */
  1106. };
  1107. static uchar smc9332[] = { /* SMC 9332 */
  1108. 0x00, 0x00, 0xC0, /* [0] vendor ethernet code */
  1109. 0x00, /* [3] spare */
  1110. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1111. 0x1F, /* [6] general purpose control */
  1112. 2, /* [7] block count */
  1113. 0x00, /* [8] media code (10BASE-TX) */
  1114. 0x00, /* [9] general purpose port data */
  1115. 0x9E, 0x00, /* [10] command (LSB+MSB = 0x009E) */
  1116. 0x03, /* [8] media code (100BASE-TX) */
  1117. 0x09, /* [9] general purpose port data */
  1118. 0x6D, 0x00, /* [10] command (LSB+MSB = 0x006D) */
  1119. };
  1120. static uchar* leaf21140[] = {
  1121. en1207, /* Accton EN1207-COMBO */
  1122. ana6910fx, /* Adaptec (Cogent) ANA-6910FX */
  1123. smc9332, /* SMC 9332 */
  1124. 0,
  1125. };
  1126. /*
  1127. * Copied to ctlr->srom at offset 20.
  1128. */
  1129. static uchar leafpnic[] = {
  1130. 0x00, 0x00, 0x00, 0x00, /* MAC address */
  1131. 0x00, 0x00,
  1132. 0x00, /* controller 0 device number */
  1133. 0x1E, 0x00, /* controller 0 info leaf offset */
  1134. 0x00, /* reserved */
  1135. 0x00, 0x08, /* selected connection type */
  1136. 0x00, /* general purpose control */
  1137. 0x01, /* block count */
  1138. 0x8C, /* format indicator and count */
  1139. 0x01, /* block type */
  1140. 0x00, /* PHY number */
  1141. 0x00, /* GPR sequence length */
  1142. 0x00, /* reset sequence length */
  1143. 0x00, 0x78, /* media capabilities */
  1144. 0xE0, 0x01, /* Nway advertisment */
  1145. 0x00, 0x50, /* FDX bitmap */
  1146. 0x00, 0x18, /* TTM bitmap */
  1147. };
  1148. static int
  1149. srom(Ctlr* ctlr)
  1150. {
  1151. int i, k, oui, phy, x;
  1152. uchar *p;
  1153. /*
  1154. * This is a partial decoding of the SROM format described in
  1155. * 'Digital Semiconductor 21X4 Serial ROM Format, Version 4.05,
  1156. * 2-Mar-98'. Only the 2114[03] are handled, support for other
  1157. * controllers can be added as needed.
  1158. */
  1159. sromr(ctlr, 0);
  1160. if(ctlr->srom == nil)
  1161. ctlr->srom = malloc((1<<ctlr->sromsz)*sizeof(ushort));
  1162. for(i = 0; i < (1<<ctlr->sromsz); i++){
  1163. x = sromr(ctlr, i);
  1164. ctlr->srom[2*i] = x;
  1165. ctlr->srom[2*i+1] = x>>8;
  1166. }
  1167. if(DEBUG){
  1168. print("srom:");
  1169. for(i = 0; i < ((1<<ctlr->sromsz)*sizeof(ushort)); i++){
  1170. if(i && ((i & 0x0F) == 0))
  1171. print("\n ");
  1172. print(" %2.2uX", ctlr->srom[i]);
  1173. }
  1174. print("\n");
  1175. }
  1176. /*
  1177. * There are 2 SROM layouts:
  1178. * e.g. Digital EtherWORKS station address at offset 20;
  1179. * this complies with the 21140A SROM
  1180. * application note from Digital;
  1181. * e.g. SMC9332 station address at offset 0 followed by
  1182. * 2 additional bytes, repeated at offset
  1183. * 6; the 8 bytes are also repeated in
  1184. * reverse order at offset 8.
  1185. * To check which it is, read the SROM and check for the repeating
  1186. * patterns of the non-compliant cards; if that fails use the one at
  1187. * offset 20.
  1188. */
  1189. ctlr->sromea = ctlr->srom;
  1190. for(i = 0; i < 8; i++){
  1191. x = ctlr->srom[i];
  1192. if(x != ctlr->srom[15-i] || x != ctlr->srom[16+i]){
  1193. ctlr->sromea = &ctlr->srom[20];
  1194. break;
  1195. }
  1196. }
  1197. /*
  1198. * Fake up the SROM for the PNIC.
  1199. * It looks like a 21140 with a PHY.
  1200. * The MAC address is byte-swapped in the orginal SROM data.
  1201. */
  1202. if(ctlr->id == Pnic){
  1203. memmove(&ctlr->srom[20], leafpnic, sizeof(leafpnic));
  1204. for(i = 0; i < Eaddrlen; i += 2){
  1205. ctlr->srom[20+i] = ctlr->srom[i+1];
  1206. ctlr->srom[20+i+1] = ctlr->srom[i];
  1207. }
  1208. }
  1209. /*
  1210. * Next, try to find the info leaf in the SROM for media detection.
  1211. * If it's a non-conforming card try to match the vendor ethernet code
  1212. * and point p at a fake info leaf with compact 21140 entries.
  1213. */
  1214. if(ctlr->sromea == ctlr->srom){
  1215. p = nil;
  1216. for(i = 0; leaf21140[i] != nil; i++){
  1217. if(memcmp(leaf21140[i], ctlr->sromea, 3) == 0){
  1218. p = &leaf21140[i][4];
  1219. break;
  1220. }
  1221. }
  1222. if(p == nil)
  1223. return -1;
  1224. }
  1225. else
  1226. p = &ctlr->srom[(ctlr->srom[28]<<8)|ctlr->srom[27]];
  1227. /*
  1228. * Set up the info needed for later media detection.
  1229. * For the 21140, set the general-purpose mask in CSR12.
  1230. * The info block entries are stored in order of increasing
  1231. * precedence, so detection will work backwards through the
  1232. * stored indexes into ctlr->srom.
  1233. * If an entry is found which matches the selected connection
  1234. * type, save the index. Otherwise, start at the last entry.
  1235. * If any MII entries are found (type 1 and 3 blocks), scan
  1236. * for PHYs.
  1237. */
  1238. ctlr->leaf = p;
  1239. ctlr->sct = *p++;
  1240. ctlr->sct |= *p++<<8;
  1241. if(ctlr->id != Tulip3 && ctlr->id != Tulip1){
  1242. csr32w(ctlr, 12, Gpc|*p++);
  1243. delay(200);
  1244. }
  1245. ctlr->k = *p++;
  1246. if(ctlr->k >= nelem(ctlr->infoblock))
  1247. ctlr->k = nelem(ctlr->infoblock)-1;
  1248. ctlr->sctk = ctlr->k-1;
  1249. phy = 0;
  1250. for(k = 0; k < ctlr->k; k++){
  1251. ctlr->infoblock[k] = p;
  1252. if(ctlr->id == Tulip1){
  1253. debug("type21041: 0x%2.2uX\n", p[0]);
  1254. if(ctlr->sct != 0x0800 && *p == (ctlr->sct & 0xFF))
  1255. ctlr->sctk = k;
  1256. if(*p & 0x40)
  1257. p += 7;
  1258. else
  1259. p += 1;
  1260. }
  1261. /*
  1262. * The RAMIX PMC665 has a badly-coded SROM,
  1263. * hence the test for 21143 and type 3.
  1264. */
  1265. else if((*p & 0x80) || (ctlr->id == Tulip3 && *(p+1) == 3)){
  1266. *p |= 0x80;
  1267. if(*(p+1) == 1 || *(p+1) == 3)
  1268. phy = 1;
  1269. if(*(p+1) == 5)
  1270. ctlr->type5block = p;
  1271. p += (*p & ~0x80)+1;
  1272. }
  1273. else{
  1274. debug("type0: 0x%2.2uX 0x%2.2uX 0x%2.2uX 0x%2.2uX\n",
  1275. p[0], p[1], p[2], p[3]);
  1276. if(ctlr->sct != 0x0800 && *p == (ctlr->sct & 0xFF))
  1277. ctlr->sctk = k;
  1278. p += 4;
  1279. }
  1280. }
  1281. ctlr->curk = ctlr->sctk;
  1282. debug("sct 0x%uX medium 0x%uX k %d curk %d phy %d\n",
  1283. ctlr->sct, ctlr->medium, ctlr->k, ctlr->curk, phy);
  1284. if(phy){
  1285. x = 0;
  1286. for(k = 0; k < nelem(ctlr->phy); k++){
  1287. if((oui = miir(ctlr, k, 2)) == -1 || oui == 0)
  1288. continue;
  1289. if(DEBUG){
  1290. oui = (oui & 0x3FF)<<6;
  1291. oui |= miir(ctlr, k, 3)>>10;
  1292. miir(ctlr, k, 1);
  1293. debug("phy%d: index %d oui %uX reg1 %uX\n",
  1294. x, k, oui, miir(ctlr, k, 1));
  1295. USED(oui);
  1296. }
  1297. ctlr->phy[x] = k;
  1298. }
  1299. }
  1300. ctlr->fd = 0;
  1301. ctlr->medium = -1;
  1302. return 0;
  1303. }
  1304. static void
  1305. dec2114xpci(void)
  1306. {
  1307. Ctlr *ctlr;
  1308. Pcidev *p;
  1309. int x;
  1310. p = nil;
  1311. while(p = pcimatch(p, 0, 0)){
  1312. if(p->ccrb != 0x02 || p->ccru != 0)
  1313. continue;
  1314. switch((p->did<<16)|p->vid){
  1315. default:
  1316. continue;
  1317. case Tulip3: /* 21143 */
  1318. /*
  1319. * Exit sleep mode.
  1320. */
  1321. x = pcicfgr32(p, 0x40);
  1322. x &= ~0xC0000000;
  1323. pcicfgw32(p, 0x40, x);
  1324. /*FALLTHROUGH*/
  1325. case Pnic: /* PNIC */
  1326. case Pnic2: /* PNIC-II */
  1327. case Tulip0: /* 21140 */
  1328. case Tulip1: /* 21041 */
  1329. break;
  1330. }
  1331. /*
  1332. * bar[0] is the I/O port register address and
  1333. * bar[1] is the memory-mapped register address.
  1334. */
  1335. ctlr = malloc(sizeof(Ctlr));
  1336. ctlr->port = p->mem[0].bar & ~0x01;
  1337. ctlr->pcidev = p;
  1338. ctlr->id = (p->did<<16)|p->vid;
  1339. debug("2114x: type 0x%8.8uX rev 0x%4.4uX at port 0x%4.4uX\n",
  1340. ctlr->id, p->rid, ctlr->port);
  1341. /*
  1342. * Some cards (e.g. ANA-6910FX) seem to need the Ps bit
  1343. * set or they don't always work right after a hardware
  1344. * reset.
  1345. */
  1346. csr32w(ctlr, 6, Mbo|Ps);
  1347. softreset(ctlr);
  1348. if(srom(ctlr)){
  1349. free(ctlr);
  1350. break;
  1351. }
  1352. switch(ctlr->id){
  1353. default:
  1354. break;
  1355. case Pnic: /* PNIC */
  1356. /*
  1357. * Turn off the jabber timer.
  1358. */
  1359. csr32w(ctlr, 15, 0x00000001);
  1360. break;
  1361. }
  1362. if(ctlrhead != nil)
  1363. ctlrtail->next = ctlr;
  1364. else
  1365. ctlrhead = ctlr;
  1366. ctlrtail = ctlr;
  1367. }
  1368. }
  1369. static void
  1370. detach(Ether* ether)
  1371. {
  1372. softreset(ether->ctlr);
  1373. }
  1374. int
  1375. ether2114xreset(Ether* ether)
  1376. {
  1377. Ctlr *ctlr;
  1378. int i, x;
  1379. uchar ea[Eaddrlen];
  1380. static int scandone;
  1381. if(scandone == 0){
  1382. dec2114xpci();
  1383. scandone = 1;
  1384. }
  1385. /*
  1386. * Any adapter matches if no ether->port is supplied,
  1387. * otherwise the ports must match.
  1388. */
  1389. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  1390. if(ctlr->active)
  1391. continue;
  1392. if(ether->port == 0 || ether->port == ctlr->port){
  1393. ctlr->active = 1;
  1394. break;
  1395. }
  1396. }
  1397. if(ctlr == nil)
  1398. return -1;
  1399. ether->ctlr = ctlr;
  1400. ether->port = ctlr->port;
  1401. ether->irq = ctlr->pcidev->intl;
  1402. ether->tbdf = ctlr->pcidev->tbdf;
  1403. /*
  1404. * Check if the adapter's station address is to be overridden.
  1405. * If not, read it from the EEPROM and set in ether->ea prior to
  1406. * loading the station address in the hardware.
  1407. */
  1408. memset(ea, 0, Eaddrlen);
  1409. if(memcmp(ea, ether->ea, Eaddrlen) == 0)
  1410. memmove(ether->ea, ctlr->sromea, Eaddrlen);
  1411. /*
  1412. * Look for a medium override in case there's no autonegotiation
  1413. * (no MII) or the autonegotiation fails.
  1414. */
  1415. for(i = 0; i < ether->nopt; i++){
  1416. if(cistrcmp(ether->opt[i], "FD") == 0){
  1417. ctlr->fd = 1;
  1418. continue;
  1419. }
  1420. for(x = 0; x < nelem(mediatable); x++){
  1421. debug("compare <%s> <%s>\n", mediatable[x],
  1422. ether->opt[i]);
  1423. if(cistrcmp(mediatable[x], ether->opt[i]))
  1424. continue;
  1425. ctlr->medium = x;
  1426. switch(ctlr->medium){
  1427. default:
  1428. ctlr->fd = 0;
  1429. break;
  1430. case 0x04: /* 10BASE-TFD */
  1431. case 0x05: /* 100BASE-TXFD */
  1432. case 0x08: /* 100BASE-FXFD */
  1433. ctlr->fd = 1;
  1434. break;
  1435. }
  1436. break;
  1437. }
  1438. }
  1439. /*
  1440. * Determine media.
  1441. */
  1442. ctlr->mbps = media(ether, 1);
  1443. /*
  1444. * Initialise descriptor rings, ethernet address.
  1445. */
  1446. ctlr->nrdr = Nrde;
  1447. ctlr->ntdr = Ntde;
  1448. pcisetbme(ctlr->pcidev);
  1449. ctlrinit(ether);
  1450. /*
  1451. * Linkage to the generic ethernet driver.
  1452. */
  1453. ether->attach = attach;
  1454. ether->transmit = transmit;
  1455. ether->interrupt = interrupt;
  1456. ether->detach = detach;
  1457. return 0;
  1458. }