ether83815.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * National Semiconductor DP83815
  3. *
  4. * Supports only internal PHY and has been tested on:
  5. * Netgear FA311TX (using Netgear DS108 10/100 hub)
  6. * To do:
  7. * check Ethernet address;
  8. * test autonegotiation on 10 Mbit, and 100 Mbit full duplex;
  9. * external PHY via MII (should be common code for MII);
  10. * thresholds;
  11. * ring sizing;
  12. * physical link changes/disconnect;
  13. * push initialisation back to attach.
  14. *
  15. * C H Forsyth, forsyth@vitanuova.com, 18th June 2001.
  16. */
  17. #include "u.h"
  18. #include "lib.h"
  19. #include "mem.h"
  20. #include "dat.h"
  21. #include "fns.h"
  22. #include "io.h"
  23. #include "etherif.h"
  24. #define DEBUG (1)
  25. #define debug if(DEBUG)print
  26. enum {
  27. Nrde = 8,
  28. Ntde = 8,
  29. };
  30. #define Rbsz ROUNDUP(sizeof(Etherpkt)+4, 4)
  31. typedef struct Des {
  32. ulong next;
  33. int cmdsts;
  34. ulong addr;
  35. Block* bp;
  36. } Des;
  37. enum { /* cmdsts */
  38. Own = 1<<31, /* set by data producer to hand to consumer */
  39. More = 1<<30, /* more of packet in next descriptor */
  40. Intr = 1<<29, /* interrupt when device is done with it */
  41. Supcrc = 1<<28, /* suppress crc on transmit */
  42. Inccrc = 1<<28, /* crc included on receive (always) */
  43. Ok = 1<<27, /* packet ok */
  44. Size = 0xFFF, /* packet size in bytes */
  45. /* transmit */
  46. Txa = 1<<26, /* transmission aborted */
  47. Tfu = 1<<25, /* transmit fifo underrun */
  48. Crs = 1<<24, /* carrier sense lost */
  49. Td = 1<<23, /* transmission deferred */
  50. Ed = 1<<22, /* excessive deferral */
  51. Owc = 1<<21, /* out of window collision */
  52. Ec = 1<<20, /* excessive collisions */
  53. /* 19-16 collision count */
  54. /* receive */
  55. Rxa = 1<<26, /* receive aborted (same as Rxo) */
  56. Rxo = 1<<25, /* receive overrun */
  57. Dest = 3<<23, /* destination class */
  58. Drej= 0<<23, /* packet was rejected */
  59. Duni= 1<<23, /* unicast */
  60. Dmulti= 2<<23, /* multicast */
  61. Dbroad= 3<<23, /* broadcast */
  62. Long = 1<<22, /* too long packet received */
  63. Runt = 1<<21, /* packet less than 64 bytes */
  64. Ise = 1<<20, /* invalid symbol */
  65. Crce = 1<<19, /* invalid crc */
  66. Fae = 1<<18, /* frame alignment error */
  67. Lbp = 1<<17, /* loopback packet */
  68. Col = 1<<16, /* collision during receive */
  69. };
  70. enum { /* Variants */
  71. Nat83815 = (0x0020<<16)|0x100B,
  72. };
  73. typedef struct Ctlr Ctlr;
  74. typedef struct Ctlr {
  75. int port;
  76. Pcidev* pcidev;
  77. Ctlr* next;
  78. int active;
  79. int id; /* (pcidev->did<<16)|pcidev->vid */
  80. ushort srom[0xB+1];
  81. uchar sromea[Eaddrlen]; /* MAC address */
  82. uchar fd; /* option or auto negotiation */
  83. int mbps;
  84. Lock ilock;
  85. Des* rdr; /* receive descriptor ring */
  86. int nrdr; /* size of rdr */
  87. int rdrx; /* index into rdr */
  88. Lock tlock;
  89. Des* tdr; /* transmit descriptor ring */
  90. int ntdr; /* size of tdr */
  91. int tdrh; /* host index into tdr */
  92. int tdri; /* interface index into tdr */
  93. int ntq; /* descriptors active */
  94. int ntqmax;
  95. Block* bqhead; /* transmission queue */
  96. Block* bqtail;
  97. ulong rxa; /* receive statistics */
  98. ulong rxo;
  99. ulong rlong;
  100. ulong runt;
  101. ulong ise;
  102. ulong crce;
  103. ulong fae;
  104. ulong lbp;
  105. ulong col;
  106. ulong rxsovr;
  107. ulong rxorn;
  108. ulong txa; /* transmit statistics */
  109. ulong tfu;
  110. ulong crs;
  111. ulong td;
  112. ulong ed;
  113. ulong owc;
  114. ulong ec;
  115. ulong txurn;
  116. ulong dperr; /* system errors */
  117. ulong rmabt;
  118. ulong rtabt;
  119. ulong sserr;
  120. ulong rxsover;
  121. } Ctlr;
  122. static Ctlr* ctlrhead;
  123. static Ctlr* ctlrtail;
  124. enum {
  125. /* registers (could memory map) */
  126. Rcr= 0x00, /* command register */
  127. Rst= 1<<8,
  128. Rxr= 1<<5, /* receiver reset */
  129. Txr= 1<<4, /* transmitter reset */
  130. Rxd= 1<<3, /* receiver disable */
  131. Rxe= 1<<2, /* receiver enable */
  132. Txd= 1<<1, /* transmitter disable */
  133. Txe= 1<<0, /* transmitter enable */
  134. Rcfg= 0x04, /* configuration */
  135. Lnksts= 1<<31, /* link good */
  136. Speed100= 1<<30, /* 100 Mb/s link */
  137. Fdup= 1<<29, /* full duplex */
  138. Pol= 1<<28, /* polarity reversal (10baseT) */
  139. Aneg_dn= 1<<27, /* autonegotiation done */
  140. Pint_acen= 1<<17, /* PHY interrupt auto clear enable */
  141. Pause_adv= 1<<16, /* advertise pause during auto neg */
  142. Paneg_ena= 1<<13, /* auto negotiation enable */
  143. Paneg_all= 7<<13, /* auto negotiation enable 10/100 half & full */
  144. Ext_phy= 1<<12, /* enable MII for external PHY */
  145. Phy_rst= 1<<10, /* reset internal PHY */
  146. Phy_dis= 1<<9, /* disable internal PHY (eg, low power) */
  147. Req_alg= 1<<7, /* PCI bus request: set means less aggressive */
  148. Sb= 1<<6, /* single slot back-off not random */
  149. Pow= 1<<5, /* out of window timer selection */
  150. Exd= 1<<4, /* disable excessive deferral timer */
  151. Pesel= 1<<3, /* parity error algorithm selection */
  152. Brom_dis= 1<<2, /* disable boot rom interface */
  153. Bem= 1<<0, /* big-endian mode */
  154. Rmear= 0x08, /* eeprom access */
  155. Mdc= 1<<6, /* MII mangement check */
  156. Mddir= 1<<5, /* MII management direction */
  157. Mdio= 1<<4, /* MII mangement data */
  158. Eesel= 1<<3, /* EEPROM chip select */
  159. Eeclk= 1<<2, /* EEPROM clock */
  160. Eedo= 1<<1, /* EEPROM data out (from chip) */
  161. Eedi= 1<<0, /* EEPROM data in (to chip) */
  162. Rptscr= 0x0C, /* pci test control */
  163. Risr= 0x10, /* interrupt status */
  164. Txrcmp= 1<<25, /* transmit reset complete */
  165. Rxrcmp= 1<<24, /* receiver reset complete */
  166. Dperr= 1<<23, /* detected parity error */
  167. Sserr= 1<<22, /* signalled system error */
  168. Rmabt= 1<<21, /* received master abort */
  169. Rtabt= 1<<20, /* received target abort */
  170. Rxsovr= 1<<16, /* RX status FIFO overrun */
  171. Hiberr= 1<<15, /* high bits error set (OR of 25-16) */
  172. Phy= 1<<14, /* PHY interrupt */
  173. Pme= 1<<13, /* power management event (wake online) */
  174. Swi= 1<<12, /* software interrupt */
  175. Mib= 1<<11, /* MIB service */
  176. Txurn= 1<<10, /* TX underrun */
  177. Txidle= 1<<9, /* TX idle */
  178. Txerr= 1<<8, /* TX packet error */
  179. Txdesc= 1<<7, /* TX descriptor (with Intr bit done) */
  180. Txok= 1<<6, /* TX ok */
  181. Rxorn= 1<<5, /* RX overrun */
  182. Rxidle= 1<<4, /* RX idle */
  183. Rxearly= 1<<3, /* RX early threshold */
  184. Rxerr= 1<<2, /* RX packet error */
  185. Rxdesc= 1<<1, /* RX descriptor (with Intr bit done) */
  186. Rxok= 1<<0, /* RX ok */
  187. Rimr= 0x14, /* interrupt mask */
  188. Rier= 0x18, /* interrupt enable */
  189. Ie= 1<<0, /* interrupt enable */
  190. Rtxdp= 0x20, /* transmit descriptor pointer */
  191. Rtxcfg= 0x24, /* transmit configuration */
  192. Csi= 1<<31, /* carrier sense ignore (needed for full duplex) */
  193. Hbi= 1<<30, /* heartbeat ignore (needed for full duplex) */
  194. Atp= 1<<28, /* automatic padding of runt packets */
  195. Mxdma= 7<<20, /* maximum dma transfer field */
  196. Mxdma32= 4<<20, /* 4x32-bit words (32 bytes) */
  197. Mxdma64= 5<<20, /* 8x32-bit words (64 bytes) */
  198. Flth= 0x3F<<8, /* Tx fill threshold, units of 32 bytes (must be > Mxdma) */
  199. Drth= 0x3F<<0, /* Tx drain threshold (units of 32 bytes) */
  200. Flth128= 4<<8, /* fill at 128 bytes */
  201. Drth512= 16<<0, /* drain at 512 bytes */
  202. Rrxdp= 0x30, /* receive descriptor pointer */
  203. Rrxcfg= 0x34, /* receive configuration */
  204. Atx= 1<<28, /* accept transmit packets (needed for full duplex) */
  205. Rdrth= 0x1F<<1, /* Rx drain threshold (units of 32 bytes) */
  206. Rdrth64= 2<<1, /* drain at 64 bytes */
  207. Rccsr= 0x3C, /* CLKRUN control/status */
  208. Pmests= 1<<15, /* PME status */
  209. Rwcsr= 0x40, /* wake on lan control/status */
  210. Rpcr= 0x44, /* pause control/status */
  211. Rrfcr= 0x48, /* receive filter/match control */
  212. Rfen= 1<<31, /* receive filter enable */
  213. Aab= 1<<30, /* accept all broadcast */
  214. Aam= 1<<29, /* accept all multicast */
  215. Aau= 1<<28, /* accept all unicast */
  216. Apm= 1<<27, /* accept on perfect match */
  217. Apat= 0xF<<23, /* accept on pattern match */
  218. Aarp= 1<<22, /* accept ARP */
  219. Mhen= 1<<21, /* multicast hash enable */
  220. Uhen= 1<<20, /* unicast hash enable */
  221. Ulm= 1<<19, /* U/L bit mask */
  222. /* bits 0-9 are rfaddr */
  223. Rrfdr= 0x4C, /* receive filter/match data */
  224. Rbrar= 0x50, /* boot rom address */
  225. Rbrdr= 0x54, /* boot rom data */
  226. Rsrr= 0x58, /* silicon revision */
  227. Rmibc= 0x5C, /* MIB control */
  228. /* 60-78 MIB data */
  229. /* PHY registers */
  230. Rbmcr= 0x80, /* basic mode configuration */
  231. Reset= 1<<15,
  232. Sel100= 1<<13, /* select 100Mb/sec if no auto neg */
  233. Anena= 1<<12, /* auto negotiation enable */
  234. Anrestart= 1<<9, /* restart auto negotiation */
  235. Selfdx= 1<<8, /* select full duplex if no auto neg */
  236. Rbmsr= 0x84, /* basic mode status */
  237. Ancomp= 1<<5, /* autonegotiation complete */
  238. Rphyidr1= 0x88,
  239. Rphyidr2= 0x8C,
  240. Ranar= 0x90, /* autonegotiation advertisement */
  241. Ranlpar= 0x94, /* autonegotiation link partner ability */
  242. Raner= 0x98, /* autonegotiation expansion */
  243. Rannptr= 0x9C, /* autonegotiation next page TX */
  244. Rphysts= 0xC0, /* PHY status */
  245. Rmicr= 0xC4, /* MII control */
  246. Inten= 1<<1, /* PHY interrupt enable */
  247. Rmisr= 0xC8, /* MII status */
  248. Rfcscr= 0xD0, /* false carrier sense counter */
  249. Rrecr= 0xD4, /* receive error counter */
  250. Rpcsr= 0xD8, /* 100Mb config/status */
  251. Rphycr= 0xE4, /* PHY control */
  252. Rtbscr= 0xE8, /* 10BaseT status/control */
  253. };
  254. /*
  255. * eeprom addresses
  256. * 7 to 9 (16 bit words): mac address, shifted and reversed
  257. */
  258. #define csr32r(c, r) (inl((c)->port+(r)))
  259. #define csr32w(c, r, l) (outl((c)->port+(r), (ulong)(l)))
  260. #define csr16r(c, r) (ins((c)->port+(r)))
  261. #define csr16w(c, r, l) (outs((c)->port+(r), (ulong)(l)))
  262. static void
  263. coherence(void)
  264. {
  265. }
  266. static void
  267. dumpcregs(Ctlr *ctlr)
  268. {
  269. int i;
  270. for(i=0; i<=0x5C; i+=4)
  271. print("%2.2ux %8.8lux\n", i, csr32r(ctlr, i));
  272. }
  273. static void
  274. attach(Ether* ether)
  275. {
  276. Ctlr *ctlr;
  277. ctlr = ether->ctlr;
  278. ilock(&ctlr->ilock);
  279. if(0)
  280. dumpcregs(ctlr);
  281. csr32w(ctlr, Rcr, Rxe);
  282. iunlock(&ctlr->ilock);
  283. }
  284. static void
  285. detach(Ether* ether)
  286. {
  287. Ctlr *ctlr;
  288. ctlr = ether->ctlr;
  289. csr32w(ctlr, Rcr, 0);
  290. delay(1);
  291. }
  292. static void
  293. txstart(Ether* ether)
  294. {
  295. Ctlr *ctlr;
  296. Block *bp;
  297. Des *des;
  298. int started;
  299. ctlr = ether->ctlr;
  300. started = 0;
  301. while(ctlr->ntq < ctlr->ntdr-1){
  302. bp = ctlr->bqhead;
  303. if(bp == nil)
  304. break;
  305. ctlr->bqhead = bp->next;
  306. des = &ctlr->tdr[ctlr->tdrh];
  307. des->bp = bp;
  308. des->addr = PADDR(bp->rp);
  309. ctlr->ntq++;
  310. coherence();
  311. des->cmdsts = Own | BLEN(bp);
  312. ctlr->tdrh = NEXT(ctlr->tdrh, ctlr->ntdr);
  313. started = 1;
  314. }
  315. if(started){
  316. coherence();
  317. csr32w(ctlr, Rcr, Txe); /* prompt */
  318. }
  319. if(ctlr->ntq > ctlr->ntqmax)
  320. ctlr->ntqmax = ctlr->ntq;
  321. }
  322. static void
  323. transmit(Ether* ether)
  324. {
  325. Ctlr *ctlr;
  326. Block *bp;
  327. RingBuf *tb;
  328. ctlr = ether->ctlr;
  329. ilock(&ctlr->tlock);
  330. while((tb = &ether->tb[ether->ti])->owner == Interface){
  331. bp = allocb(tb->len);
  332. memmove(bp->wp, tb->pkt, tb->len);
  333. memmove(bp->wp+Eaddrlen, ether->ea, Eaddrlen);
  334. bp->wp += tb->len;
  335. if(ctlr->bqhead)
  336. ctlr->bqtail->next = bp;
  337. else
  338. ctlr->bqhead = bp;
  339. ctlr->bqtail = bp;
  340. txstart(ether);
  341. tb->owner = Host;
  342. ether->ti = NEXT(ether->ti, ether->ntb);
  343. }
  344. iunlock(&ctlr->tlock);
  345. }
  346. static void
  347. txrxcfg(Ctlr *ctlr, int txdrth)
  348. {
  349. ulong rx, tx;
  350. rx = csr32r(ctlr, Rrxcfg);
  351. tx = csr32r(ctlr, Rtxcfg);
  352. if(ctlr->fd){
  353. rx |= Atx;
  354. tx |= Csi | Hbi;
  355. }else{
  356. rx &= ~Atx;
  357. tx &= ~(Csi | Hbi);
  358. }
  359. tx &= ~(Mxdma|Drth|Flth);
  360. tx |= Mxdma64 | Flth128 | txdrth;
  361. csr32w(ctlr, Rtxcfg, tx);
  362. rx &= ~(Mxdma|Rdrth);
  363. rx |= Mxdma64 | Rdrth64;
  364. csr32w(ctlr, Rrxcfg, rx);
  365. }
  366. static void
  367. interrupt(Ureg*, void* arg)
  368. {
  369. Ctlr *ctlr;
  370. Ether *ether;
  371. int status, cmdsts;
  372. Des *des;
  373. RingBuf *rb;
  374. ether = arg;
  375. ctlr = ether->ctlr;
  376. while((status = csr32r(ctlr, Risr)) != 0){
  377. status &= ~(Pme|Mib);
  378. status &= ~(Hiberr|Txrcmp|Rxrcmp|Rxsovr|Dperr|Sserr|Rmabt|Rtabt);
  379. /*
  380. * Received packets.
  381. */
  382. if(status & (Rxdesc|Rxok|Rxerr|Rxearly|Rxorn)){
  383. des = &ctlr->rdr[ctlr->rdrx];
  384. while((cmdsts = des->cmdsts) & Own){
  385. rb = &ether->rb[ether->ri];
  386. if(rb->owner == Interface && (cmdsts&Ok)){
  387. rb->len = (cmdsts&Size)-4;
  388. memmove(rb->pkt, des->bp->rp, rb->len);
  389. rb->owner = Host;
  390. ether->ri = NEXT(ether->ri, ether->nrb);
  391. }
  392. des->cmdsts = Rbsz;
  393. coherence();
  394. ctlr->rdrx = NEXT(ctlr->rdrx, ctlr->nrdr);
  395. des = &ctlr->rdr[ctlr->rdrx];
  396. }
  397. status &= ~(Rxdesc|Rxok|Rxerr|Rxearly|Rxorn);
  398. }
  399. /*
  400. * Check the transmit side:
  401. * check for Transmit Underflow and Adjust
  402. * the threshold upwards;
  403. * free any transmitted buffers and try to
  404. * top-up the ring.
  405. */
  406. if(status & Txurn){
  407. ctlr->txurn++;
  408. ilock(&ctlr->ilock);
  409. /* change threshold */
  410. iunlock(&ctlr->ilock);
  411. status &= ~(Txurn);
  412. }
  413. ilock(&ctlr->tlock);
  414. while(ctlr->ntq){
  415. des = &ctlr->tdr[ctlr->tdri];
  416. cmdsts = des->cmdsts;
  417. if(cmdsts & Own)
  418. break;
  419. freeb(des->bp);
  420. des->bp = nil;
  421. des->cmdsts = 0;
  422. ctlr->ntq--;
  423. ctlr->tdri = NEXT(ctlr->tdri, ctlr->ntdr);
  424. }
  425. txstart(ether);
  426. iunlock(&ctlr->tlock);
  427. status &= ~(Txurn|Txidle|Txerr|Txdesc|Txok);
  428. /*
  429. * Anything left not catered for?
  430. */
  431. if(status)
  432. print("#l%d: status %8.8uX\n", ether->ctlrno, status);
  433. }
  434. }
  435. static void
  436. ctlrinit(Ether* ether)
  437. {
  438. Ctlr *ctlr;
  439. Des *des, *last;
  440. ctlr = ether->ctlr;
  441. /*
  442. * Allocate and initialise the receive ring;
  443. * allocate and initialise the transmit ring;
  444. * unmask interrupts and start the transmit side
  445. */
  446. ctlr->rdr = malloc(ctlr->nrdr*sizeof(Des));
  447. last = nil;
  448. for(des = ctlr->rdr; des < &ctlr->rdr[ctlr->nrdr]; des++){
  449. des->bp = allocb(Rbsz);
  450. des->cmdsts = Rbsz;
  451. des->addr = PADDR(des->bp->rp);
  452. if(last != nil)
  453. last->next = PADDR(des);
  454. last = des;
  455. }
  456. ctlr->rdr[ctlr->nrdr-1].next = PADDR(ctlr->rdr);
  457. ctlr->rdrx = 0;
  458. csr32w(ctlr, Rrxdp, PADDR(ctlr->rdr));
  459. ctlr->tdr = xspanalloc(ctlr->ntdr*sizeof(Des), 8*sizeof(ulong), 0);
  460. last = nil;
  461. for(des = ctlr->tdr; des < &ctlr->tdr[ctlr->ntdr]; des++){
  462. des->cmdsts = 0;
  463. des->bp = nil;
  464. des->addr = ~0;
  465. if(last != nil)
  466. last->next = PADDR(des);
  467. last = des;
  468. }
  469. ctlr->tdr[ctlr->ntdr-1].next = PADDR(ctlr->tdr);
  470. ctlr->tdrh = 0;
  471. ctlr->tdri = 0;
  472. csr32w(ctlr, Rtxdp, PADDR(ctlr->tdr));
  473. txrxcfg(ctlr, Drth512);
  474. csr32w(ctlr, Rimr, Dperr|Sserr|Rmabt|Rtabt|Rxsovr|Hiberr|Txurn|Txerr|Txdesc|Txok|Rxorn|Rxerr|Rxdesc|Rxok); /* Phy|Pme|Mib */
  475. csr32r(ctlr, Risr); /* clear status */
  476. csr32w(ctlr, Rier, Ie);
  477. }
  478. static void
  479. eeclk(Ctlr *ctlr, int clk)
  480. {
  481. csr32w(ctlr, Rmear, Eesel | clk);
  482. microdelay(2);
  483. }
  484. static void
  485. eeidle(Ctlr *ctlr)
  486. {
  487. int i;
  488. eeclk(ctlr, 0);
  489. eeclk(ctlr, Eeclk);
  490. for(i=0; i<25; i++){
  491. eeclk(ctlr, 0);
  492. eeclk(ctlr, Eeclk);
  493. }
  494. eeclk(ctlr, 0);
  495. csr32w(ctlr, Rmear, 0);
  496. microdelay(2);
  497. }
  498. static int
  499. eegetw(Ctlr *ctlr, int a)
  500. {
  501. int d, i, w;
  502. eeidle(ctlr);
  503. eeclk(ctlr, 0);
  504. eeclk(ctlr, Eeclk);
  505. d = 0x180 | a;
  506. for(i=0x400; i; i>>=1){
  507. if(d & i)
  508. csr32w(ctlr, Rmear, Eesel|Eedi);
  509. else
  510. csr32w(ctlr, Rmear, Eesel);
  511. eeclk(ctlr, Eeclk);
  512. eeclk(ctlr, 0);
  513. microdelay(2);
  514. }
  515. w = 0;
  516. for(i=0x8000; i; i >>= 1){
  517. eeclk(ctlr, Eeclk);
  518. if(csr32r(ctlr, Rmear) & Eedo)
  519. w |= i;
  520. microdelay(2);
  521. eeclk(ctlr, 0);
  522. }
  523. eeidle(ctlr);
  524. return w;
  525. }
  526. static void
  527. softreset(Ctlr* ctlr, int resetphys)
  528. {
  529. int i, w;
  530. /*
  531. * Soft-reset the controller
  532. */
  533. csr32w(ctlr, Rcr, Rst);
  534. for(i=0;; i++){
  535. if(i > 100)
  536. panic("ns83815: soft reset did not complete");
  537. microdelay(250);
  538. if((csr32r(ctlr, Rcr) & Rst) == 0)
  539. break;
  540. delay(1);
  541. }
  542. csr32w(ctlr, Rccsr, Pmests);
  543. csr32w(ctlr, Rccsr, 0);
  544. csr32w(ctlr, Rcfg, csr32r(ctlr, Rcfg) | Pint_acen);
  545. if(resetphys){
  546. /*
  547. * Soft-reset the PHY
  548. */
  549. csr32w(ctlr, Rbmcr, Reset);
  550. for(i=0;; i++){
  551. if(i > 100)
  552. panic("ns83815: PHY soft reset time out");
  553. if((csr32r(ctlr, Rbmcr) & Reset) == 0)
  554. break;
  555. delay(1);
  556. }
  557. }
  558. /*
  559. * Initialisation values, in sequence (see 4.4 Recommended Registers Configuration)
  560. */
  561. csr16w(ctlr, 0xCC, 0x0001); /* PGSEL */
  562. csr16w(ctlr, 0xE4, 0x189C); /* PMCCSR */
  563. csr16w(ctlr, 0xFC, 0x0000); /* TSTDAT */
  564. csr16w(ctlr, 0xF4, 0x5040); /* DSPCFG */
  565. csr16w(ctlr, 0xF8, 0x008C); /* SDCFG */
  566. /*
  567. * Auto negotiate
  568. */
  569. w = csr16r(ctlr, Rbmsr); /* clear latched bits */
  570. debug("anar: %4.4ux\n", csr16r(ctlr, Ranar));
  571. csr16w(ctlr, Rbmcr, Anena);
  572. if(csr16r(ctlr, Ranar) == 0 || (csr32r(ctlr, Rcfg) & Aneg_dn) == 0){
  573. csr16w(ctlr, Rbmcr, Anena|Anrestart);
  574. for(i=0;; i++){
  575. if(i > 6000){
  576. print("ns83815: auto neg timed out\n");
  577. break;
  578. }
  579. if((w = csr16r(ctlr, Rbmsr)) & Ancomp)
  580. break;
  581. delay(1);
  582. }
  583. debug("%d ms\n", i);
  584. w &= 0xFFFF;
  585. debug("bmsr: %4.4ux\n", w);
  586. }
  587. debug("anar: %4.4ux\n", csr16r(ctlr, Ranar));
  588. debug("anlpar: %4.4ux\n", csr16r(ctlr, Ranlpar));
  589. debug("aner: %4.4ux\n", csr16r(ctlr, Raner));
  590. debug("physts: %4.4ux\n", csr16r(ctlr, Rphysts));
  591. debug("tbscr: %4.4ux\n", csr16r(ctlr, Rtbscr));
  592. }
  593. static char* mediatable[9] = {
  594. "10BASE-T", /* TP */
  595. "10BASE-2", /* BNC */
  596. "10BASE-5", /* AUI */
  597. "100BASE-TX",
  598. "10BASE-TFD",
  599. "100BASE-TXFD",
  600. "100BASE-T4",
  601. "100BASE-FX",
  602. "100BASE-FXFD",
  603. };
  604. static void
  605. srom(Ctlr* ctlr)
  606. {
  607. int i, j;
  608. for(i = 0; i < nelem(ctlr->srom); i++)
  609. ctlr->srom[i] = eegetw(ctlr, i);
  610. /*
  611. * the MAC address is reversed, straddling word boundaries
  612. */
  613. memset(ctlr->sromea, 0, sizeof(ctlr->sromea));
  614. j = 6*16 + 15;
  615. for(i=0; i<48; i++){
  616. ctlr->sromea[i>>3] |= ((ctlr->srom[j>>4] >> (15-(j&0xF))) & 1) << (i&7);
  617. j++;
  618. }
  619. }
  620. static void
  621. scanpci83815(void)
  622. {
  623. Ctlr *ctlr;
  624. Pcidev *p;
  625. p = nil;
  626. while(p = pcimatch(p, 0, 0)){
  627. if(p->ccrb != 0x02 || p->ccru != 0)
  628. continue;
  629. switch((p->did<<16)|p->vid){
  630. default:
  631. continue;
  632. case Nat83815:
  633. break;
  634. }
  635. /*
  636. * bar[0] is the I/O port register address and
  637. * bar[1] is the memory-mapped register address.
  638. */
  639. ctlr = malloc(sizeof(Ctlr));
  640. ctlr->port = p->mem[0].bar & ~0x01;
  641. ctlr->pcidev = p;
  642. ctlr->id = (p->did<<16)|p->vid;
  643. softreset(ctlr, 0);
  644. srom(ctlr);
  645. if(ctlrhead != nil)
  646. ctlrtail->next = ctlr;
  647. else
  648. ctlrhead = ctlr;
  649. ctlrtail = ctlr;
  650. }
  651. }
  652. int
  653. ether83815reset(Ether* ether)
  654. {
  655. Ctlr *ctlr;
  656. int i, x;
  657. uchar ea[Eaddrlen];
  658. static int scandone;
  659. if(scandone == 0){
  660. scanpci83815();
  661. scandone = 1;
  662. }
  663. /*
  664. * Any adapter matches if no ether->port is supplied,
  665. * otherwise the ports must match.
  666. */
  667. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  668. if(ctlr->active)
  669. continue;
  670. if(ether->port == 0 || ether->port == ctlr->port){
  671. ctlr->active = 1;
  672. break;
  673. }
  674. }
  675. if(ctlr == nil)
  676. return -1;
  677. ether->ctlr = ctlr;
  678. ether->port = ctlr->port;
  679. ether->irq = ctlr->pcidev->intl;
  680. ether->tbdf = ctlr->pcidev->tbdf;
  681. /*
  682. * Check if the adapter's station address is to be overridden.
  683. * If not, read it from the EEPROM and set in ether->ea prior to
  684. * loading the station address in the hardware.
  685. */
  686. memset(ea, 0, Eaddrlen);
  687. if(memcmp(ea, ether->ea, Eaddrlen) == 0)
  688. memmove(ether->ea, ctlr->sromea, Eaddrlen);
  689. for(i=0; i<Eaddrlen; i+=2){
  690. x = ether->ea[i] | (ether->ea[i+1]<<8);
  691. csr32w(ctlr, Rrfcr, i);
  692. csr32w(ctlr, Rrfdr, x);
  693. }
  694. csr32w(ctlr, Rrfcr, Rfen|Apm|Aab|Aam);
  695. /*
  696. * Look for a medium override in case there's no autonegotiation
  697. * the autonegotiation fails.
  698. */
  699. for(i = 0; i < ether->nopt; i++){
  700. if(cistrcmp(ether->opt[i], "FD") == 0){
  701. ctlr->fd = 1;
  702. continue;
  703. }
  704. for(x = 0; x < nelem(mediatable); x++){
  705. debug("compare <%s> <%s>\n", mediatable[x],
  706. ether->opt[i]);
  707. if(cistrcmp(mediatable[x], ether->opt[i]) == 0){
  708. switch(x){
  709. default:
  710. ctlr->fd = 0;
  711. break;
  712. case 0x04: /* 10BASE-TFD */
  713. case 0x05: /* 100BASE-TXFD */
  714. case 0x08: /* 100BASE-FXFD */
  715. ctlr->fd = 1;
  716. break;
  717. }
  718. break;
  719. }
  720. }
  721. }
  722. /*
  723. * Initialise descriptor rings, ethernet address.
  724. */
  725. ctlr->nrdr = Nrde;
  726. ctlr->ntdr = Ntde;
  727. pcisetbme(ctlr->pcidev);
  728. ctlrinit(ether);
  729. /*
  730. * Linkage to the generic ethernet driver.
  731. */
  732. ether->attach = attach;
  733. ether->transmit = transmit;
  734. ether->interrupt = interrupt;
  735. ether->detach = detach;
  736. return 0;
  737. }