etherga620.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225
  1. /*
  2. * Netgear GA620 Gigabit Ethernet Card.
  3. * Specific for the Alteon Tigon 2 and Intel Pentium or later.
  4. * To Do:
  5. * cache alignment for PCI Write-and-Invalidate
  6. * mini ring (what size)?
  7. * tune coalescing values
  8. * statistics formatting
  9. * don't update Spi if nothing to send
  10. * receive ring alignment
  11. * watchdog for link management?
  12. */
  13. #include "u.h"
  14. #include "../port/lib.h"
  15. #include "mem.h"
  16. #include "dat.h"
  17. #include "fns.h"
  18. #include "io.h"
  19. #include "../port/error.h"
  20. #include "../port/netif.h"
  21. #define malign(n) xspanalloc((n), 32, 0)
  22. #include "etherif.h"
  23. #include "etherga620fw.h"
  24. enum {
  25. Mhc = 0x0040, /* Miscellaneous Host Control */
  26. Mlc = 0x0044, /* Miscellaneous Local Control */
  27. Mc = 0x0050, /* Miscellaneous Configuration */
  28. Ps = 0x005C, /* PCI State */
  29. Wba = 0x0068, /* Window Base Address */
  30. Wd = 0x006C, /* Window Data */
  31. DMAas = 0x011C, /* DMA Assist State */
  32. CPUAstate = 0x0140, /* CPU A State */
  33. CPUApc = 0x0144, /* CPU A Programme Counter */
  34. CPUBstate = 0x0240, /* CPU B State */
  35. Hi = 0x0504, /* Host In Interrupt Handler */
  36. Cpi = 0x050C, /* Command Producer Index */
  37. Spi = 0x0514, /* Send Producer Index */
  38. Rspi = 0x051C, /* Receive Standard Producer Index */
  39. Rjpi = 0x0524, /* Receive Jumbo Producer Index */
  40. Rmpi = 0x052C, /* Receive Mini Producer Index */
  41. Mac = 0x0600, /* MAC Address */
  42. Gip = 0x0608, /* General Information Pointer */
  43. Om = 0x0618, /* Operating Mode */
  44. DMArc = 0x061C, /* DMA Read Configuration */
  45. DMAwc = 0x0620, /* DMA Write Configuration */
  46. Tbr = 0x0624, /* Transmit Buffer Ratio */
  47. Eci = 0x0628, /* Event Consumer Index */
  48. Cci = 0x062C, /* Command Consumer Index */
  49. Rct = 0x0630, /* Receive Coalesced Ticks */
  50. Sct = 0x0634, /* Send Coalesced Ticks */
  51. St = 0x0638, /* Stat Ticks */
  52. SmcBD = 0x063C, /* Send Max. Coalesced BDs */
  53. RmcBD = 0x0640, /* Receive Max. Coalesced BDs */
  54. Nt = 0x0644, /* NIC Tracing */
  55. Gln = 0x0648, /* Gigabit Link Negotiation */
  56. Fln = 0x064C, /* 10/100 Link Negotiation */
  57. Ifx = 0x065C, /* Interface Index */
  58. IfMTU = 0x0660, /* Interface MTU */
  59. Mi = 0x0664, /* Mask Interrupts */
  60. Gls = 0x0668, /* Gigabit Link State */
  61. Fls = 0x066C, /* 10/100 Link State */
  62. Cr = 0x0700, /* Command Ring */
  63. Lmw = 0x0800, /* Local Memory Window */
  64. };
  65. enum { /* Mhc */
  66. Is = 0x00000001, /* Interrupt State */
  67. Ci = 0x00000002, /* Clear Interrupt */
  68. Hr = 0x00000008, /* Hard Reset */
  69. Eebs = 0x00000010, /* Enable Endian Byte Swap */
  70. Eews = 0x00000020, /* Enable Endian Word (64-bit) swap */
  71. Mpio = 0x00000040, /* Mask PCI Interrupt Output */
  72. };
  73. enum { /* Mlc */
  74. SRAM512 = 0x00000200, /* SRAM Bank Size of 512KB */
  75. SRAMmask = 0x00000300,
  76. EEclk = 0x00100000, /* Serial EEPROM Clock Output */
  77. EEdoe = 0x00200000, /* Serial EEPROM Data Out Enable */
  78. EEdo = 0x00400000, /* Serial EEPROM Data Out Value */
  79. EEdi = 0x00800000, /* Serial EEPROM Data Input */
  80. };
  81. enum { /* Mc */
  82. SyncSRAM = 0x00100000, /* Set Synchronous SRAM Timing */
  83. };
  84. enum { /* Ps */
  85. PCIwm32 = 0x000000C0, /* Write Max DMA 32 */
  86. PCImrm = 0x00020000, /* Use Memory Read Multiple Command */
  87. PCI66 = 0x00080000,
  88. PCI32 = 0x00100000,
  89. PCIrcmd = 0x06000000, /* PCI Read Command */
  90. PCIwcmd = 0x70000000, /* PCI Write Command */
  91. };
  92. enum { /* CPUAstate */
  93. CPUrf = 0x00000010, /* ROM Fail */
  94. CPUhalt = 0x00010000, /* Halt the internal CPU */
  95. CPUhie = 0x00040000, /* HALT instruction executed */
  96. };
  97. enum { /* Om */
  98. BswapBD = 0x00000002, /* Byte Swap Buffer Descriptors */
  99. WswapBD = 0x00000004, /* Word Swap Buffer Descriptors */
  100. Warn = 0x00000008,
  101. BswapDMA = 0x00000010, /* Byte Swap DMA Data */
  102. Only1DMA = 0x00000040, /* Only One DMA Active at a time */
  103. NoJFrag = 0x00000200, /* Don't Fragment Jumbo Frames */
  104. Fatal = 0x40000000,
  105. };
  106. enum { /* Lmw */
  107. Lmwsz = 2*1024, /* Local Memory Window Size */
  108. Sr = 0x3800, /* Send Ring (accessed via Lmw) */
  109. };
  110. enum { /* Link */
  111. Lpref = 0x00008000, /* Preferred Link */
  112. L10MB = 0x00010000,
  113. L100MB = 0x00020000,
  114. L1000MB = 0x00040000,
  115. Lfd = 0x00080000, /* Full Duplex */
  116. Lhd = 0x00100000, /* Half Duplex */
  117. Lefc = 0x00200000, /* Emit Flow Control Packets */
  118. Lofc = 0x00800000, /* Obey Flow Control Packets */
  119. Lean = 0x20000000, /* Enable Autonegotiation/Sensing */
  120. Le = 0x40000000, /* Link Enable */
  121. };
  122. typedef struct Host64 {
  123. uint hi;
  124. uint lo;
  125. } Host64;
  126. typedef struct Ere { /* Event Ring Element */
  127. int event; /* (event<<24)|(code<<12)|index */
  128. int unused;
  129. } Ere;
  130. typedef int Cmd; /* (cmd<<24)|(flags<<12)|index */
  131. typedef struct Rbd { /* Receive Buffer Descriptor */
  132. Host64 addr;
  133. int indexlen; /* (ring-index<<16)|buffer-length */
  134. int flags; /* only lower 16-bits */
  135. int checksum; /* (ip<<16)|tcp/udp */
  136. int error; /* only upper 16-bits */
  137. int reserved;
  138. void* opaque; /* passed to receive return ring */
  139. } Rbd;
  140. typedef struct Sbd { /* Send Buffer Descriptor */
  141. Host64 addr;
  142. int lenflags; /* (len<<16)|flags */
  143. int reserved;
  144. } Sbd;
  145. enum { /* Buffer Descriptor Flags */
  146. Fend = 0x00000004, /* Frame Ends in this Buffer */
  147. Frjr = 0x00000010, /* Receive Jumbo Ring Buffer */
  148. Funicast = 0x00000020, /* Unicast packet (2-bit field) */
  149. Fmulticast = 0x00000040, /* Multicast packet */
  150. Fbroadcast = 0x00000060, /* Broadcast packet */
  151. Ferror = 0x00000400, /* Frame Has Error */
  152. Frmr = 0x00001000, /* Receive Mini Ring Buffer */
  153. };
  154. enum { /* Buffer Error Flags */
  155. Ecrc = 0x00010000, /* bad CRC */
  156. Ecollision = 0x00020000, /* collision */
  157. Elink = 0x00040000, /* link lost */
  158. Ephy = 0x00080000, /* unspecified PHY frame decode error */
  159. Eodd = 0x00100000, /* odd number of nibbles */
  160. Emac = 0x00200000, /* unspecified MAC abort */
  161. Elen64 = 0x00400000, /* short packet */
  162. Eresources = 0x00800000, /* MAC out of internal resources */
  163. Egiant = 0x01000000, /* packet too big */
  164. };
  165. typedef struct Rcb { /* Ring Control Block */
  166. Host64 addr; /* points to the Rbd ring */
  167. int control; /* (max_len<<16)|flags */
  168. int unused;
  169. } Rcb;
  170. enum {
  171. TcpUdpCksum = 0x0001, /* Perform TCP or UDP checksum */
  172. IpCksum = 0x0002, /* Perform IP checksum */
  173. NoPseudoHdrCksum= 0x0008, /* Don't include the pseudo header */
  174. VlanAssist = 0x0010, /* Enable VLAN tagging */
  175. CoalUpdateOnly = 0x0020, /* Coalesce transmit interrupts */
  176. HostRing = 0x0040, /* Sr in host memory */
  177. SnapCksum = 0x0080, /* Parse + offload 802.3 SNAP frames */
  178. UseExtRxBd = 0x0100, /* Extended Rbd for Jumbo frames */
  179. RingDisabled = 0x0200, /* Jumbo or Mini RCB only */
  180. };
  181. typedef struct Gib { /* General Information Block */
  182. int statistics[256]; /* Statistics */
  183. Rcb ercb; /* Event Ring */
  184. Rcb crcb; /* Command Ring */
  185. Rcb srcb; /* Send Ring */
  186. Rcb rsrcb; /* Receive Standard Ring */
  187. Rcb rjrcb; /* Receive Jumbo Ring */
  188. Rcb rmrcb; /* Receive Mini Ring */
  189. Rcb rrrcb; /* Receive Return Ring */
  190. Host64 epp; /* Event Producer */
  191. Host64 rrrpp; /* Receive Return Ring Producer */
  192. Host64 scp; /* Send Consumer */
  193. Host64 rsp; /* Refresh Stats */
  194. } Gib;
  195. enum { /* Host/NIC Interface ring sizes */
  196. Ner = 256, /* event ring */
  197. Ncr = 64, /* command ring */
  198. Nsr = 512, /* send ring */
  199. Nrsr = 512, /* receive standard ring */
  200. Nrjr = 256, /* receive jumbo ring */
  201. Nrmr = 1024, /* receive mini ring */
  202. Nrrr = 2048, /* receive return ring */
  203. };
  204. enum {
  205. NrsrHI = 72, /* Fill-level of Rsr (m.b. < Nrsr) */
  206. NrsrLO = 54, /* Level at which to top-up ring */
  207. NrjrHI = 0, /* Fill-level of Rjr (m.b. < Nrjr) */
  208. NrjrLO = 0, /* Level at which to top-up ring */
  209. NrmrHI = 0, /* Fill-level of Rmr (m.b. < Nrmr) */
  210. NrmrLO = 0, /* Level at which to top-up ring */
  211. };
  212. typedef struct Ctlr Ctlr;
  213. typedef struct Ctlr {
  214. int port;
  215. Pcidev* pcidev;
  216. Ctlr* next;
  217. int active;
  218. int id;
  219. uchar ea[Eaddrlen];
  220. int* nic;
  221. Gib* gib;
  222. Ere* er;
  223. Lock srlock;
  224. Sbd* sr;
  225. Block** srb;
  226. int nsr; /* currently in send ring */
  227. Rbd* rsr;
  228. int nrsr; /* currently in Receive Standard Ring */
  229. Rbd* rjr;
  230. int nrjr; /* currently in Receive Jumbo Ring */
  231. Rbd* rmr;
  232. int nrmr; /* currently in Receive Mini Ring */
  233. Rbd* rrr;
  234. int rrrci; /* Receive Return Ring Consumer Index */
  235. int epi[2]; /* Event Producer Index */
  236. int rrrpi[2]; /* Receive Return Ring Producer Index */
  237. int sci[3]; /* Send Consumer Index ([2] is host) */
  238. int interrupts; /* statistics */
  239. int mi;
  240. uvlong ticks;
  241. int coalupdateonly; /* tuning */
  242. int hardwarecksum;
  243. int rct; /* Receive Coalesce Ticks */
  244. int sct; /* Send Coalesce Ticks */
  245. int st; /* Stat Ticks */
  246. int smcbd; /* Send Max. Coalesced BDs */
  247. int rmcbd; /* Receive Max. Coalesced BDs */
  248. } Ctlr;
  249. static Ctlr* ctlrhead;
  250. static Ctlr* ctlrtail;
  251. #define csr32r(c, r) (*((c)->nic+((r)/4)))
  252. #define csr32w(c, r, v) (*((c)->nic+((r)/4)) = (v))
  253. static void
  254. sethost64(Host64* host64, void* addr)
  255. {
  256. uvlong uvl;
  257. uvl = PCIWADDR(addr);
  258. host64->hi = uvl>>32;
  259. host64->lo = uvl & 0xFFFFFFFFL;
  260. }
  261. static void
  262. ga620command(Ctlr* ctlr, int cmd, int flags, int index)
  263. {
  264. int cpi;
  265. cpi = csr32r(ctlr, Cpi);
  266. csr32w(ctlr, Cr+(cpi*4), (cmd<<24)|(flags<<12)|index);
  267. cpi = NEXT(cpi, Ncr);
  268. csr32w(ctlr, Cpi, cpi);
  269. }
  270. static void
  271. ga620attach(Ether* edev)
  272. {
  273. Ctlr *ctlr;
  274. ctlr = edev->ctlr;
  275. USED(ctlr);
  276. }
  277. static long
  278. ga620ifstat(Ether* edev, void* a, long n, ulong offset)
  279. {
  280. char *p;
  281. Ctlr *ctlr;
  282. int i, l, r;
  283. ctlr = edev->ctlr;
  284. if(n == 0)
  285. return 0;
  286. p = malloc(READSTR);
  287. l = 0;
  288. for(i = 0; i < 256; i++){
  289. if((r = ctlr->gib->statistics[i]) == 0)
  290. continue;
  291. l += snprint(p+l, READSTR-l, "%d: %ud\n", i, r);
  292. }
  293. l += snprint(p+l, READSTR-l, "interrupts: %ud\n", ctlr->interrupts);
  294. l += snprint(p+l, READSTR-l, "mi: %ud\n", ctlr->mi);
  295. l += snprint(p+l, READSTR-l, "ticks: %llud\n", ctlr->ticks);
  296. l += snprint(p+l, READSTR-l, "coalupdateonly: %d\n", ctlr->coalupdateonly);
  297. l += snprint(p+l, READSTR-l, "hardwarecksum: %d\n", ctlr->hardwarecksum);
  298. l += snprint(p+l, READSTR-l, "rct: %d\n", ctlr->rct);
  299. l += snprint(p+l, READSTR-l, "sct: %d\n", ctlr->sct);
  300. l += snprint(p+l, READSTR-l, "smcbd: %d\n", ctlr->smcbd);
  301. snprint(p+l, READSTR-l, "rmcbd: %d\n", ctlr->rmcbd);
  302. n = readstr(offset, a, n, p);
  303. free(p);
  304. return n;
  305. }
  306. static long
  307. ga620ctl(Ether* edev, void* buf, long n)
  308. {
  309. char *p;
  310. Cmdbuf *cb;
  311. Ctlr *ctlr;
  312. int control, i, r;
  313. ctlr = edev->ctlr;
  314. if(ctlr == nil)
  315. error(Enonexist);
  316. r = 0;
  317. cb = parsecmd(buf, n);
  318. if(cb->nf < 2)
  319. r = -1;
  320. else if(cistrcmp(cb->f[0], "coalupdateonly") == 0){
  321. if(cistrcmp(cb->f[1], "off") == 0){
  322. control = ctlr->gib->srcb.control;
  323. control &= ~CoalUpdateOnly;
  324. ctlr->gib->srcb.control = control;
  325. ctlr->coalupdateonly = 0;
  326. }
  327. else if(cistrcmp(cb->f[1], "on") == 0){
  328. control = ctlr->gib->srcb.control;
  329. control |= CoalUpdateOnly;
  330. ctlr->gib->srcb.control = control;
  331. ctlr->coalupdateonly = 1;
  332. }
  333. else
  334. r = -1;
  335. }
  336. else if(cistrcmp(cb->f[0], "hardwarecksum") == 0){
  337. if(cistrcmp(cb->f[1], "off") == 0){
  338. control = ctlr->gib->srcb.control;
  339. control &= ~(TcpUdpCksum|NoPseudoHdrCksum);
  340. ctlr->gib->srcb.control = control;
  341. control = ctlr->gib->rsrcb.control;
  342. control &= ~(TcpUdpCksum|NoPseudoHdrCksum);
  343. ctlr->gib->rsrcb.control = control;
  344. ctlr->hardwarecksum = 0;
  345. }
  346. else if(cistrcmp(cb->f[1], "on") == 0){
  347. control = ctlr->gib->srcb.control;
  348. control |= (TcpUdpCksum|NoPseudoHdrCksum);
  349. ctlr->gib->srcb.control = control;
  350. control = ctlr->gib->rsrcb.control;
  351. control |= (TcpUdpCksum|NoPseudoHdrCksum);
  352. ctlr->gib->rsrcb.control = control;
  353. ctlr->hardwarecksum = 1;
  354. }
  355. else
  356. r = -1;
  357. }
  358. else if(cistrcmp(cb->f[0], "rct") == 0){
  359. i = strtol(cb->f[1], &p, 0);
  360. if(i < 0 || p == cb->f[1])
  361. r = -1;
  362. else{
  363. ctlr->rct = i;
  364. csr32w(ctlr, Rct, ctlr->rct);
  365. }
  366. }
  367. else if(cistrcmp(cb->f[0], "sct") == 0){
  368. i = strtol(cb->f[1], &p, 0);
  369. if(i < 0 || p == cb->f[1])
  370. r = -1;
  371. else{
  372. ctlr->sct = i;
  373. csr32w(ctlr, Sct, ctlr->sct);
  374. }
  375. }
  376. else if(cistrcmp(cb->f[0], "st") == 0){
  377. i = strtol(cb->f[1], &p, 0);
  378. if(i < 0 || p == cb->f[1])
  379. r = -1;
  380. else{
  381. ctlr->st = i;
  382. csr32w(ctlr, St, ctlr->st);
  383. }
  384. }
  385. else if(cistrcmp(cb->f[0], "smcbd") == 0){
  386. i = strtol(cb->f[1], &p, 0);
  387. if(i < 0 || p == cb->f[1])
  388. r = -1;
  389. else{
  390. ctlr->smcbd = i;
  391. csr32w(ctlr, SmcBD, ctlr->smcbd);
  392. }
  393. }
  394. else if(cistrcmp(cb->f[0], "rmcbd") == 0){
  395. i = strtol(cb->f[1], &p, 0);
  396. if(i < 0 || p == cb->f[1])
  397. r = -1;
  398. else{
  399. ctlr->rmcbd = i;
  400. csr32w(ctlr, RmcBD, ctlr->rmcbd);
  401. }
  402. }
  403. else
  404. r = -1;
  405. free(cb);
  406. if(r == 0)
  407. return n;
  408. return r;
  409. }
  410. static int
  411. _ga620transmit(Ether* edev)
  412. {
  413. Sbd *sbd;
  414. Block *bp;
  415. Ctlr *ctlr;
  416. int sci, spi, work;
  417. /*
  418. * For now there are no smarts here, just empty the
  419. * ring and try to fill it back up. Tuning comes later.
  420. */
  421. ctlr = edev->ctlr;
  422. ilock(&ctlr->srlock);
  423. /*
  424. * Free any completed packets.
  425. * Ctlr->sci[0] is where the NIC has got to consuming the ring.
  426. * Ctlr->sci[2] is where the host has got to tidying up after the
  427. * NIC has done with the packets.
  428. */
  429. work = 0;
  430. for(sci = ctlr->sci[2]; sci != ctlr->sci[0]; sci = NEXT(sci, Nsr)){
  431. if(ctlr->srb[sci] == nil)
  432. continue;
  433. freeb(ctlr->srb[sci]);
  434. ctlr->srb[sci] = nil;
  435. work++;
  436. }
  437. ctlr->sci[2] = sci;
  438. sci = PREV(sci, Nsr);
  439. for(spi = csr32r(ctlr, Spi); spi != sci; spi = NEXT(spi, Nsr)){
  440. if((bp = qget(edev->oq)) == nil)
  441. break;
  442. sbd = &ctlr->sr[spi];
  443. sethost64(&sbd->addr, bp->rp);
  444. sbd->lenflags = (BLEN(bp)<<16)|Fend;
  445. ctlr->srb[spi] = bp;
  446. work++;
  447. }
  448. csr32w(ctlr, Spi, spi);
  449. iunlock(&ctlr->srlock);
  450. return work;
  451. }
  452. static void
  453. ga620transmit(Ether* edev)
  454. {
  455. _ga620transmit(edev);
  456. }
  457. static void
  458. ga620replenish(Ctlr* ctlr)
  459. {
  460. Rbd *rbd;
  461. int rspi;
  462. Block *bp;
  463. rspi = csr32r(ctlr, Rspi);
  464. while(ctlr->nrsr < NrsrHI){
  465. if((bp = iallocb(ETHERMAXTU+4)) == nil)
  466. break;
  467. rbd = &ctlr->rsr[rspi];
  468. sethost64(&rbd->addr, bp->rp);
  469. rbd->indexlen = (rspi<<16)|(ETHERMAXTU+4);
  470. rbd->flags = 0;
  471. rbd->opaque = bp;
  472. rspi = NEXT(rspi, Nrsr);
  473. ctlr->nrsr++;
  474. }
  475. csr32w(ctlr, Rspi, rspi);
  476. }
  477. static void
  478. ga620event(Ctlr* ctlr, int eci, int epi)
  479. {
  480. int event;
  481. while(eci != epi){
  482. event = ctlr->er[eci].event;
  483. switch(event>>24){
  484. case 0x01: /* firmware operational */
  485. ga620command(ctlr, 0x01, 0x01, 0x00);
  486. ga620command(ctlr, 0x0B, 0x00, 0x00);
  487. print("%8.8uX: %8.8uX\n", ctlr->port, event);
  488. break;
  489. case 0x04: /* statistics updated */
  490. break;
  491. case 0x06: /* link state changed */
  492. print("%8.8uX: %8.8uX %8.8uX %8.8uX\n",
  493. ctlr->port, event, csr32r(ctlr, Gls), csr32r(ctlr, Fls));
  494. break;
  495. case 0x07: /* event error */
  496. default:
  497. print("er[%d] = %8.8uX\n", eci, event);
  498. break;
  499. }
  500. eci = NEXT(eci, Ner);
  501. }
  502. csr32w(ctlr, Eci, eci);
  503. }
  504. static void
  505. ga620receive(Ether* edev)
  506. {
  507. int len;
  508. Rbd *rbd;
  509. Block *bp;
  510. Ctlr* ctlr;
  511. ctlr = edev->ctlr;
  512. while(ctlr->rrrci != ctlr->rrrpi[0]){
  513. rbd = &ctlr->rrr[ctlr->rrrci];
  514. /*
  515. * Errors are collected in the statistics block so
  516. * no need to tally them here, let ifstat do the work.
  517. */
  518. len = rbd->indexlen & 0xFFFF;
  519. if(!(rbd->flags & Ferror) && len != 0){
  520. bp = rbd->opaque;
  521. bp->wp = bp->rp+len;
  522. etheriq(edev, bp, 1);
  523. }
  524. else
  525. freeb(rbd->opaque);
  526. rbd->opaque = nil;
  527. if(rbd->flags & Frjr)
  528. ctlr->nrjr--;
  529. else if(rbd->flags & Frmr)
  530. ctlr->nrmr--;
  531. else
  532. ctlr->nrsr--;
  533. ctlr->rrrci = NEXT(ctlr->rrrci, Nrrr);
  534. }
  535. }
  536. static void
  537. ga620interrupt(Ureg*, void* arg)
  538. {
  539. int csr, ie, work;
  540. Ctlr *ctlr;
  541. Ether *edev;
  542. uvlong tsc0, tsc1;
  543. edev = arg;
  544. ctlr = edev->ctlr;
  545. if(!(csr32r(ctlr, Mhc) & Is))
  546. return;
  547. cycles(&tsc0);
  548. ctlr->interrupts++;
  549. csr32w(ctlr, Hi, 1);
  550. ie = 0;
  551. work = 0;
  552. while(ie < 2){
  553. if(ctlr->rrrci != ctlr->rrrpi[0]){
  554. ga620receive(edev);
  555. work = 1;
  556. }
  557. if(_ga620transmit(edev) != 0)
  558. work = 1;
  559. csr = csr32r(ctlr, Eci);
  560. if(csr != ctlr->epi[0]){
  561. ga620event(ctlr, csr, ctlr->epi[0]);
  562. work = 1;
  563. }
  564. if(ctlr->nrsr <= NrsrLO)
  565. ga620replenish(ctlr);
  566. if(work == 0){
  567. if(ie == 0)
  568. csr32w(ctlr, Hi, 0);
  569. ie++;
  570. }
  571. work = 0;
  572. }
  573. cycles(&tsc1);
  574. ctlr->ticks += tsc1-tsc0;
  575. }
  576. static void
  577. ga620lmw(Ctlr* ctlr, int addr, int* data, int len)
  578. {
  579. int i, l, lmw, v;
  580. /*
  581. * Write to or clear ('data' == nil) 'len' bytes of the NIC
  582. * local memory at address 'addr'.
  583. * The destination address and count should be 32-bit aligned.
  584. */
  585. v = 0;
  586. while(len > 0){
  587. /*
  588. * 1) Set the window. The (Lmwsz-1) bits are ignored
  589. * in Wba when accessing through the local memory window;
  590. * 2) Find the minimum of how many bytes still to
  591. * transfer and how many left in this window;
  592. * 3) Create the offset into the local memory window in the
  593. * shared memory space then copy (or zero) the data;
  594. * 4) Bump the counts.
  595. */
  596. csr32w(ctlr, Wba, addr);
  597. l = ROUNDUP(addr+1, Lmwsz) - addr;
  598. if(l > len)
  599. l = len;
  600. lmw = Lmw + (addr & (Lmwsz-1));
  601. for(i = 0; i < l; i += 4){
  602. if(data != nil)
  603. v = *data++;
  604. csr32w(ctlr, lmw+i, v);
  605. }
  606. len -= l;
  607. addr += l;
  608. }
  609. }
  610. static int
  611. ga620init(Ether* edev)
  612. {
  613. Ctlr *ctlr;
  614. Host64 host64;
  615. int csr, ea, i, flags;
  616. ctlr = edev->ctlr;
  617. /*
  618. * Load the MAC address.
  619. */
  620. ea = (edev->ea[0]<<8)|edev->ea[1];
  621. csr32w(ctlr, Mac, ea);
  622. ea = (edev->ea[2]<<24)|(edev->ea[3]<<16)|(edev->ea[4]<<8)|edev->ea[5];
  623. csr32w(ctlr, Mac+4, ea);
  624. /*
  625. * General Information Block.
  626. */
  627. ctlr->gib = malloc(sizeof(Gib));
  628. sethost64(&host64, ctlr->gib);
  629. csr32w(ctlr, Gip, host64.hi);
  630. csr32w(ctlr, Gip+4, host64.lo);
  631. /*
  632. * Event Ring.
  633. * This is located in host memory. Allocate the ring,
  634. * tell the NIC where it is and initialise the indices.
  635. */
  636. ctlr->er = malign(sizeof(Ere)*Ner);
  637. sethost64(&ctlr->gib->ercb.addr, ctlr->er);
  638. sethost64(&ctlr->gib->epp, ctlr->epi);
  639. csr32w(ctlr, Eci, 0);
  640. /*
  641. * Command Ring.
  642. * This is located in the General Communications Region
  643. * and so the value placed in the Rcb is unused, the NIC
  644. * knows where it is. Stick in the value according to
  645. * the datasheet anyway.
  646. * Initialise the ring and indices.
  647. */
  648. ctlr->gib->crcb.addr.lo = Cr-0x400;
  649. for(i = 0; i < Ncr*4; i += 4)
  650. csr32w(ctlr, Cr+i, 0);
  651. csr32w(ctlr, Cpi, 0);
  652. csr32w(ctlr, Cci, 0);
  653. /*
  654. * Send Ring.
  655. * This ring is either in NIC memory at a fixed location depending
  656. * on how big the ring is or it is in host memory. If in NIC
  657. * memory it is accessed via the Local Memory Window; with a send
  658. * ring size of 128 the window covers the whole ring and then need
  659. * only be set once:
  660. * ctlr->sr = (uchar*)ctlr->nic+Lmw;
  661. * ga620lmw(ctlr, Sr, nil, sizeof(Sbd)*Nsr);
  662. * ctlr->gib->srcb.addr.lo = Sr;
  663. * There is nowhere in the Sbd to hold the Block* associated
  664. * with this entry so an external array must be kept.
  665. */
  666. ctlr->sr = malign(sizeof(Sbd)*Nsr);
  667. sethost64(&ctlr->gib->srcb.addr, ctlr->sr);
  668. if(ctlr->hardwarecksum)
  669. flags = TcpUdpCksum|NoPseudoHdrCksum|HostRing;
  670. else
  671. flags = HostRing;
  672. if(ctlr->coalupdateonly)
  673. flags |= CoalUpdateOnly;
  674. ctlr->gib->srcb.control = (Nsr<<16)|flags;
  675. sethost64(&ctlr->gib->scp, ctlr->sci);
  676. csr32w(ctlr, Spi, 0);
  677. ctlr->srb = malloc(sizeof(Block*)*Nsr);
  678. /*
  679. * Receive Standard Ring.
  680. */
  681. ctlr->rsr = malign(sizeof(Rbd)*Nrsr);
  682. sethost64(&ctlr->gib->rsrcb.addr, ctlr->rsr);
  683. if(ctlr->hardwarecksum)
  684. flags = TcpUdpCksum|NoPseudoHdrCksum;
  685. else
  686. flags = 0;
  687. ctlr->gib->rsrcb.control = ((ETHERMAXTU+4)<<16)|flags;
  688. csr32w(ctlr, Rspi, 0);
  689. /*
  690. * Jumbo and Mini Rings. Unused for now.
  691. */
  692. ctlr->gib->rjrcb.control = RingDisabled;
  693. ctlr->gib->rmrcb.control = RingDisabled;
  694. /*
  695. * Receive Return Ring.
  696. * This is located in host memory. Allocate the ring,
  697. * tell the NIC where it is and initialise the indices.
  698. */
  699. ctlr->rrr = malign(sizeof(Rbd)*Nrrr);
  700. sethost64(&ctlr->gib->rrrcb.addr, ctlr->rrr);
  701. ctlr->gib->rrrcb.control = (Nrrr<<16)|0;
  702. sethost64(&ctlr->gib->rrrpp, ctlr->rrrpi);
  703. ctlr->rrrci = 0;
  704. /*
  705. * Refresh Stats Pointer.
  706. * For now just point it at the existing statistics block.
  707. */
  708. sethost64(&ctlr->gib->rsp, ctlr->gib->statistics);
  709. /*
  710. * DMA configuration.
  711. * Use the recommended values.
  712. */
  713. csr32w(ctlr, DMArc, 0x80);
  714. csr32w(ctlr, DMAwc, 0x80);
  715. /*
  716. * Transmit Buffer Ratio.
  717. * Set to 1/3 of available buffer space (units are 1/64ths)
  718. * if using Jumbo packets, ~64KB otherwise (assume 1MB on NIC).
  719. */
  720. if(NrjrHI > 0 || Nsr > 128)
  721. csr32w(ctlr, Tbr, 64/3);
  722. else
  723. csr32w(ctlr, Tbr, 4);
  724. /*
  725. * Tuneable parameters.
  726. * These defaults are based on the tuning hints in the Alteon
  727. * Host/NIC Software Interface Definition and example software.
  728. */
  729. ctlr->rct = 1/*100*/;
  730. csr32w(ctlr, Rct, ctlr->rct);
  731. ctlr->sct = 0;
  732. csr32w(ctlr, Sct, ctlr->sct);
  733. ctlr->st = 1000000;
  734. csr32w(ctlr, St, ctlr->st);
  735. ctlr->smcbd = Nsr/4;
  736. csr32w(ctlr, SmcBD, ctlr->smcbd);
  737. ctlr->rmcbd = 4/*6*/;
  738. csr32w(ctlr, RmcBD, ctlr->rmcbd);
  739. /*
  740. * Enable DMA Assist Logic.
  741. */
  742. csr = csr32r(ctlr, DMAas) & ~0x03;
  743. csr32w(ctlr, DMAas, csr|0x01);
  744. /*
  745. * Link negotiation.
  746. * The bits are set here but the NIC must be given a command
  747. * once it is running to set negotiation in motion.
  748. */
  749. csr32w(ctlr, Gln, Le|Lean|Lofc|Lfd|L1000MB|Lpref);
  750. csr32w(ctlr, Fln, Le|Lean|Lhd|Lfd|L100MB|L10MB);
  751. /*
  752. * A unique index for this controller and the maximum packet
  753. * length expected.
  754. * For now only standard packets are expected.
  755. */
  756. csr32w(ctlr, Ifx, 1);
  757. csr32w(ctlr, IfMTU, ETHERMAXTU+4);
  758. /*
  759. * Enable Interrupts.
  760. * There are 3 ways to mask interrupts - a bit in the Mhc (which
  761. * is already cleared), the Mi register and the Hi mailbox.
  762. * Writing to the Hi mailbox has the side-effect of clearing the
  763. * PCI interrupt.
  764. */
  765. csr32w(ctlr, Mi, 0);
  766. csr32w(ctlr, Hi, 0);
  767. /*
  768. * Start the firmware.
  769. */
  770. csr32w(ctlr, CPUApc, tigon2FwStartAddr);
  771. csr = csr32r(ctlr, CPUAstate) & ~CPUhalt;
  772. csr32w(ctlr, CPUAstate, csr);
  773. return 0;
  774. }
  775. static int
  776. at24c32io(Ctlr* ctlr, char* op, int data)
  777. {
  778. char *lp, *p;
  779. int i, loop, mlc, r;
  780. mlc = csr32r(ctlr, Mlc);
  781. r = 0;
  782. loop = -1;
  783. lp = nil;
  784. for(p = op; *p != '\0'; p++){
  785. switch(*p){
  786. default:
  787. return -1;
  788. case ' ':
  789. continue;
  790. case ':': /* start of 8-bit loop */
  791. if(lp != nil)
  792. return -1;
  793. lp = p;
  794. loop = 7;
  795. continue;
  796. case ';': /* end of 8-bit loop */
  797. if(lp == nil)
  798. return -1;
  799. loop--;
  800. if(loop >= 0)
  801. p = lp;
  802. else
  803. lp = nil;
  804. continue;
  805. case 'C': /* assert clock */
  806. mlc |= EEclk;
  807. break;
  808. case 'c': /* deassert clock */
  809. mlc &= ~EEclk;
  810. break;
  811. case 'D': /* next bit in 'data' byte */
  812. if(loop < 0)
  813. return -1;
  814. if(data & (1<<loop))
  815. mlc |= EEdo;
  816. else
  817. mlc &= ~EEdo;
  818. break;
  819. case 'E': /* enable data output */
  820. mlc |= EEdoe;
  821. break;
  822. case 'e': /* disable data output */
  823. mlc &= ~EEdoe;
  824. break;
  825. case 'I': /* input bit */
  826. i = (csr32r(ctlr, Mlc) & EEdi) != 0;
  827. if(loop >= 0)
  828. r |= (i<<loop);
  829. else
  830. r = i;
  831. continue;
  832. case 'O': /* assert data output */
  833. mlc |= EEdo;
  834. break;
  835. case 'o': /* deassert data output */
  836. mlc &= ~EEdo;
  837. break;
  838. }
  839. csr32w(ctlr, Mlc, mlc);
  840. microdelay(1);
  841. }
  842. if(loop >= 0)
  843. return -1;
  844. return r;
  845. }
  846. static int
  847. at24c32r(Ctlr* ctlr, int addr)
  848. {
  849. int data;
  850. /*
  851. * Read a byte at address 'addr' from the Atmel AT24C32
  852. * Serial EEPROM. The 2-wire EEPROM access is controlled
  853. * by 4 bits in Mlc. See the AT24C32 datasheet for
  854. * protocol details.
  855. */
  856. /*
  857. * Start condition - a high to low transition of data
  858. * with the clock high must precede any other command.
  859. */
  860. at24c32io(ctlr, "OECoc", 0);
  861. /*
  862. * Perform a random read at 'addr'. A dummy byte
  863. * write sequence is performed to clock in the device
  864. * and data word addresses (0 and 'addr' respectively).
  865. */
  866. data = -1;
  867. if(at24c32io(ctlr, "oE :DCc; oeCIc", 0xA0) != 0)
  868. goto stop;
  869. if(at24c32io(ctlr, "oE :DCc; oeCIc", addr>>8) != 0)
  870. goto stop;
  871. if(at24c32io(ctlr, "oE :DCc; oeCIc", addr) != 0)
  872. goto stop;
  873. /*
  874. * Now send another start condition followed by a
  875. * request to read the device. The EEPROM responds
  876. * by clocking out the data.
  877. */
  878. at24c32io(ctlr, "OECoc", 0);
  879. if(at24c32io(ctlr, "oE :DCc; oeCIc", 0xA1) != 0)
  880. goto stop;
  881. data = at24c32io(ctlr, ":CIc;", 0xA1);
  882. stop:
  883. /*
  884. * Stop condition - a low to high transition of data
  885. * with the clock high is a stop condition. After a read
  886. * sequence, the stop command will place the EEPROM in
  887. * a standby power mode.
  888. */
  889. at24c32io(ctlr, "oECOc", 0);
  890. return data;
  891. }
  892. static int
  893. ga620detach(Ctlr* ctlr)
  894. {
  895. int timeo;
  896. /*
  897. * Hard reset (don't know which endian so catch both);
  898. * enable for little-endian mode;
  899. * wait for code to be loaded from serial EEPROM or flash;
  900. * make sure CPU A is halted.
  901. */
  902. csr32w(ctlr, Mhc, (Hr<<24)|Hr);
  903. csr32w(ctlr, Mhc, ((Eews|Ci)<<24)|(Eews|Ci));
  904. microdelay(1);
  905. for(timeo = 0; timeo < 500000; timeo++){
  906. if((csr32r(ctlr, CPUAstate) & (CPUhie|CPUrf)) == CPUhie)
  907. break;
  908. microdelay(1);
  909. }
  910. if((csr32r(ctlr, CPUAstate) & (CPUhie|CPUrf)) != CPUhie)
  911. return -1;
  912. csr32w(ctlr, CPUAstate, CPUhalt);
  913. /*
  914. * After reset, CPU B seems to be stuck in 'CPUrf'.
  915. * Worry about it later.
  916. */
  917. csr32w(ctlr, CPUBstate, CPUhalt);
  918. return 0;
  919. }
  920. static void
  921. ga620shutdown(Ether* ether)
  922. {
  923. print("ga620shutdown\n");
  924. ga620detach(ether->ctlr);
  925. }
  926. static int
  927. ga620reset(Ctlr* ctlr)
  928. {
  929. int cls, csr, i, r;
  930. if(ga620detach(ctlr) < 0)
  931. return -1;
  932. /*
  933. * Tigon 2 PCI NICs have 512KB SRAM per bank.
  934. * Clear out any lingering serial EEPROM state
  935. * bits.
  936. */
  937. csr = csr32r(ctlr, Mlc) & ~(EEdi|EEdo|EEdoe|EEclk|SRAMmask);
  938. csr32w(ctlr, Mlc, SRAM512|csr);
  939. csr = csr32r(ctlr, Mc);
  940. csr32w(ctlr, Mc, SyncSRAM|csr);
  941. /*
  942. * Initialise PCI State register.
  943. * If PCI Write-and-Invalidate is enabled set the max write DMA
  944. * value to the host cache-line size (32 on Pentium or later).
  945. */
  946. csr = csr32r(ctlr, Ps) & (PCI32|PCI66);
  947. csr |= PCIwcmd|PCIrcmd|PCImrm;
  948. if(ctlr->pcidev->pcr & 0x0010){
  949. cls = pcicfgr8(ctlr->pcidev, PciCLS) * 4;
  950. if(cls != 32)
  951. pcicfgw8(ctlr->pcidev, PciCLS, 32/4);
  952. csr |= PCIwm32;
  953. }
  954. csr32w(ctlr, Ps, csr);
  955. /*
  956. * Operating Mode.
  957. */
  958. csr32w(ctlr, Om, Fatal|NoJFrag|BswapDMA|WswapBD);
  959. /*
  960. * Snarf the MAC address from the serial EEPROM.
  961. */
  962. for(i = 0; i < Eaddrlen; i++){
  963. if((r = at24c32r(ctlr, 0x8E+i)) == -1)
  964. return -1;
  965. ctlr->ea[i] = r;
  966. }
  967. /*
  968. * Load the firmware.
  969. */
  970. ga620lmw(ctlr, tigon2FwTextAddr, tigon2FwText, tigon2FwTextLen);
  971. ga620lmw(ctlr, tigon2FwRodataAddr, tigon2FwRodata, tigon2FwRodataLen);
  972. ga620lmw(ctlr, tigon2FwDataAddr, tigon2FwData, tigon2FwDataLen);
  973. ga620lmw(ctlr, tigon2FwSbssAddr, nil, tigon2FwSbssLen);
  974. ga620lmw(ctlr, tigon2FwBssAddr, nil, tigon2FwBssLen);
  975. return 0;
  976. }
  977. static void
  978. ga620pci(void)
  979. {
  980. void *mem;
  981. Pcidev *p;
  982. Ctlr *ctlr;
  983. p = nil;
  984. while(p = pcimatch(p, 0, 0)){
  985. if(p->ccrb != 0x02 || p->ccru != 0)
  986. continue;
  987. switch((p->did<<16)|p->vid){
  988. default:
  989. continue;
  990. case (0x620A<<16)|0x1385: /* Netgear GA620 */
  991. case (0x630A<<16)|0x1385: /* Netgear GA620T */
  992. case (0x0001<<16)|0x12AE: /* Alteon Acenic fiber
  993. * and DEC DEGPA-SA */
  994. case (0x0002<<16)|0x12AE: /* Alteon Acenic copper */
  995. case (0x0009<<16)|0x10A9: /* SGI Acenic */
  996. break;
  997. }
  998. mem = vmap(p->mem[0].bar & ~0x0F, p->mem[0].size);
  999. if(mem == 0){
  1000. print("ga620: can't map %8.8luX\n", p->mem[0].bar);
  1001. continue;
  1002. }
  1003. ctlr = malloc(sizeof(Ctlr));
  1004. ctlr->port = p->mem[0].bar & ~0x0F;
  1005. ctlr->pcidev = p;
  1006. ctlr->id = (p->did<<16)|p->vid;
  1007. ctlr->nic = mem;
  1008. if(ga620reset(ctlr)){
  1009. free(ctlr);
  1010. continue;
  1011. }
  1012. if(ctlrhead != nil)
  1013. ctlrtail->next = ctlr;
  1014. else
  1015. ctlrhead = ctlr;
  1016. ctlrtail = ctlr;
  1017. }
  1018. }
  1019. static int
  1020. ga620pnp(Ether* edev)
  1021. {
  1022. Ctlr *ctlr;
  1023. uchar ea[Eaddrlen];
  1024. if(ctlrhead == nil)
  1025. ga620pci();
  1026. /*
  1027. * Any adapter matches if no edev->port is supplied,
  1028. * otherwise the ports must match.
  1029. */
  1030. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  1031. if(ctlr->active)
  1032. continue;
  1033. if(edev->port == 0 || edev->port == ctlr->port){
  1034. ctlr->active = 1;
  1035. break;
  1036. }
  1037. }
  1038. if(ctlr == nil)
  1039. return -1;
  1040. edev->ctlr = ctlr;
  1041. edev->port = ctlr->port;
  1042. edev->irq = ctlr->pcidev->intl;
  1043. edev->tbdf = ctlr->pcidev->tbdf;
  1044. edev->mbps = 1000;
  1045. /*
  1046. * Check if the adapter's station address is to be overridden.
  1047. * If not, read it from the EEPROM and set in ether->ea prior to
  1048. * loading the station address in the hardware.
  1049. */
  1050. memset(ea, 0, Eaddrlen);
  1051. if(memcmp(ea, edev->ea, Eaddrlen) == 0)
  1052. memmove(edev->ea, ctlr->ea, Eaddrlen);
  1053. ga620init(edev);
  1054. /*
  1055. * Linkage to the generic ethernet driver.
  1056. */
  1057. edev->attach = ga620attach;
  1058. edev->transmit = ga620transmit;
  1059. edev->interrupt = ga620interrupt;
  1060. edev->ifstat = ga620ifstat;
  1061. edev->ctl = ga620ctl;
  1062. edev->shutdown = ga620shutdown;
  1063. edev->arg = edev;
  1064. edev->promiscuous = nil;
  1065. return 0;
  1066. }
  1067. void
  1068. etherga620link(void)
  1069. {
  1070. addethercard("GA620", ga620pnp);
  1071. }