ether8169.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958
  1. /*
  2. * Realtek RTL8110S/8169S.
  3. * Mostly there. There are some magic register values used
  4. * which are not described in any datasheet or driver but seem
  5. * to be necessary.
  6. * Why is the Fovf descriptor bit set for every received packet?
  7. * Occasionally the hardware indicates an input TCP checksum error
  8. * although the higher-level software seems to check the packet OK?
  9. * No tuning has been done. Only tested on an RTL8110S, there
  10. * are slight differences between the chips in the series so some
  11. * tweaks may be needed.
  12. */
  13. #include "u.h"
  14. #include "lib.h"
  15. #include "mem.h"
  16. #include "dat.h"
  17. #include "fns.h"
  18. #include "io.h"
  19. typedef struct QLock { int r; } QLock;
  20. #define qlock(i) while(0)
  21. #define qunlock(i) while(0)
  22. #define iallocb allocb
  23. #define iprint print
  24. #define mallocalign(n, a, o, s) ialloc((n), (a))
  25. #include "etherif.h"
  26. #include "ethermii.h"
  27. enum { /* registers */
  28. Idr0 = 0x00, /* MAC address */
  29. Mar0 = 0x08, /* Multicast address */
  30. Dtccr = 0x10, /* Dump Tally Counter Command */
  31. Tnpds = 0x20, /* Transmit Normal Priority Descriptors */
  32. Thpds = 0x28, /* Transmit High Priority Descriptors */
  33. Flash = 0x30, /* Flash Memory Read/Write */
  34. Erbcr = 0x34, /* Early Receive Byte Count */
  35. Ersr = 0x36, /* Early Receive Status */
  36. Cr = 0x37, /* Command Register */
  37. Tppoll = 0x38, /* Transmit Priority Polling */
  38. Imr = 0x3C, /* Interrupt Mask */
  39. Isr = 0x3E, /* Interrupt Status */
  40. Tcr = 0x40, /* Transmit Configuration */
  41. Rcr = 0x44, /* Receive Configuration */
  42. Tctr = 0x48, /* Timer Count */
  43. Mpc = 0x4C, /* Missed Packet Counter */
  44. Cr9346 = 0x50, /* 9346 Command Register */
  45. Config0 = 0x51, /* Configuration Register 0 */
  46. Config1 = 0x52, /* Configuration Register 1 */
  47. Config2 = 0x53, /* Configuration Register 2 */
  48. Config3 = 0x54, /* Configuration Register 3 */
  49. Config4 = 0x55, /* Configuration Register 4 */
  50. Config5 = 0x56, /* Configuration Register 5 */
  51. Timerint = 0x58, /* Timer Interrupt */
  52. Mulint = 0x5C, /* Multiple Interrupt Select */
  53. Phyar = 0x60, /* PHY Access */
  54. Tbicsr0 = 0x64, /* TBI Control and Status */
  55. Tbianar = 0x68, /* TBI Auto-Negotiation Advertisment */
  56. Tbilpar = 0x6A, /* TBI Auto-Negotiation Link Partner */
  57. Phystatus = 0x6C, /* PHY Status */
  58. Rms = 0xDA, /* Receive Packet Maximum Size */
  59. Cplusc = 0xE0, /* C+ Command */
  60. Rdsar = 0xE4, /* Receive Descriptor Start Address */
  61. Mtps = 0xEC, /* Max. Transmit Packet Size */
  62. };
  63. enum { /* Dtccr */
  64. Cmd = 0x00000008, /* Command */
  65. };
  66. enum { /* Cr */
  67. Te = 0x04, /* Transmitter Enable */
  68. Re = 0x08, /* Receiver Enable */
  69. Rst = 0x10, /* Software Reset */
  70. };
  71. enum { /* Tppoll */
  72. Fswint = 0x01, /* Forced Software Interrupt */
  73. Npq = 0x40, /* Normal Priority Queue polling */
  74. Hpq = 0x80, /* High Priority Queue polling */
  75. };
  76. enum { /* Imr/Isr */
  77. Rok = 0x0001, /* Receive OK */
  78. Rer = 0x0002, /* Receive Error */
  79. Tok = 0x0004, /* Transmit OK */
  80. Ter = 0x0008, /* Transmit Error */
  81. Rdu = 0x0010, /* Receive Descriptor Unavailable */
  82. Punlc = 0x0020, /* Packet Underrun or Link Change */
  83. Fovw = 0x0040, /* Receive FIFO Overflow */
  84. Tdu = 0x0080, /* Transmit Descriptor Unavailable */
  85. Swint = 0x0100, /* Software Interrupt */
  86. Timeout = 0x4000, /* Timer */
  87. Serr = 0x8000, /* System Error */
  88. };
  89. enum { /* Tcr */
  90. MtxdmaSHIFT = 8, /* Max. DMA Burst Size */
  91. MtxdmaMASK = 0x00000700,
  92. Mtxdmaunlimited = 0x00000700,
  93. Acrc = 0x00010000, /* Append CRC (not) */
  94. Lbk0 = 0x00020000, /* Loopback Test 0 */
  95. Lbk1 = 0x00040000, /* Loopback Test 1 */
  96. Ifg2 = 0x00080000, /* Interframe Gap 2 */
  97. HwveridSHIFT = 23, /* Hardware Version ID */
  98. HwveridMASK = 0x7C800000,
  99. Macv01 = 0x00000000, /* RTL8169 */
  100. Macv02 = 0x00800000, /* RTL8169S/8110S */
  101. Macv03 = 0x04000000, /* RTL8169S/8110S */
  102. Macv04 = 0x10000000, /* RTL8169SB/8110SB */
  103. Macv05 = 0x18000000, /* RTL8169SC/8110SC */
  104. Macv11 = 0x30000000, /* RTL8168B/8111B */
  105. Macv12 = 0x38000000, /* RTL8169B/8111B */
  106. Macv13 = 0x34000000, /* RTL8101E */
  107. Macv14 = 0x30800000, /* RTL8100E */
  108. Macv15 = 0x38800000, /* RTL8100E */
  109. Ifg0 = 0x01000000, /* Interframe Gap 0 */
  110. Ifg1 = 0x02000000, /* Interframe Gap 1 */
  111. };
  112. enum { /* Rcr */
  113. Aap = 0x00000001, /* Accept All Packets */
  114. Apm = 0x00000002, /* Accept Physical Match */
  115. Am = 0x00000004, /* Accept Multicast */
  116. Ab = 0x00000008, /* Accept Broadcast */
  117. Ar = 0x00000010, /* Accept Runt */
  118. Aer = 0x00000020, /* Accept Error */
  119. Sel9356 = 0x00000040, /* 9356 EEPROM used */
  120. MrxdmaSHIFT = 8, /* Max. DMA Burst Size */
  121. MrxdmaMASK = 0x00000700,
  122. Mrxdmaunlimited = 0x00000700,
  123. RxfthSHIFT = 13, /* Receive Buffer Length */
  124. RxfthMASK = 0x0000E000,
  125. Rxfth256 = 0x00008000,
  126. Rxfthnone = 0x0000E000,
  127. Rer8 = 0x00010000, /* Accept Error Packets > 8 bytes */
  128. MulERINT = 0x01000000, /* Multiple Early Interrupt Select */
  129. };
  130. enum { /* Cr9346 */
  131. Eedo = 0x01, /* */
  132. Eedi = 0x02, /* */
  133. Eesk = 0x04, /* */
  134. Eecs = 0x08, /* */
  135. Eem0 = 0x40, /* Operating Mode */
  136. Eem1 = 0x80,
  137. };
  138. enum { /* Phyar */
  139. DataMASK = 0x0000FFFF, /* 16-bit GMII/MII Register Data */
  140. DataSHIFT = 0,
  141. RegaddrMASK = 0x001F0000, /* 5-bit GMII/MII Register Address */
  142. RegaddrSHIFT = 16,
  143. Flag = 0x80000000, /* */
  144. };
  145. enum { /* Phystatus */
  146. Fd = 0x01, /* Full Duplex */
  147. Linksts = 0x02, /* Link Status */
  148. Speed10 = 0x04, /* */
  149. Speed100 = 0x08, /* */
  150. Speed1000 = 0x10, /* */
  151. Rxflow = 0x20, /* */
  152. Txflow = 0x40, /* */
  153. Entbi = 0x80, /* */
  154. };
  155. enum { /* Cplusc */
  156. Mulrw = 0x0008, /* PCI Multiple R/W Enable */
  157. Dac = 0x0010, /* PCI Dual Address Cycle Enable */
  158. Rxchksum = 0x0020, /* Receive Checksum Offload Enable */
  159. Rxvlan = 0x0040, /* Receive VLAN De-tagging Enable */
  160. Endian = 0x0200, /* Endian Mode */
  161. };
  162. typedef struct D D; /* Transmit/Receive Descriptor */
  163. struct D {
  164. u32int control;
  165. u32int vlan;
  166. u32int addrlo;
  167. u32int addrhi;
  168. };
  169. enum { /* Transmit Descriptor control */
  170. TxflMASK = 0x0000FFFF, /* Transmit Frame Length */
  171. TxflSHIFT = 0,
  172. Tcps = 0x00010000, /* TCP Checksum Offload */
  173. Udpcs = 0x00020000, /* UDP Checksum Offload */
  174. Ipcs = 0x00040000, /* IP Checksum Offload */
  175. Lgsen = 0x08000000, /* Large Send */
  176. };
  177. enum { /* Receive Descriptor control */
  178. RxflMASK = 0x00003FFF, /* Receive Frame Length */
  179. RxflSHIFT = 0,
  180. Tcpf = 0x00004000, /* TCP Checksum Failure */
  181. Udpf = 0x00008000, /* UDP Checksum Failure */
  182. Ipf = 0x00010000, /* IP Checksum Failure */
  183. Pid0 = 0x00020000, /* Protocol ID0 */
  184. Pid1 = 0x00040000, /* Protocol ID1 */
  185. Crce = 0x00080000, /* CRC Error */
  186. Runt = 0x00100000, /* Runt Packet */
  187. Res = 0x00200000, /* Receive Error Summary */
  188. Rwt = 0x00400000, /* Receive Watchdog Timer Expired */
  189. Fovf = 0x00800000, /* FIFO Overflow */
  190. Bovf = 0x01000000, /* Buffer Overflow */
  191. Bar = 0x02000000, /* Broadcast Address Received */
  192. Pam = 0x04000000, /* Physical Address Matched */
  193. Mar = 0x08000000, /* Multicast Address Received */
  194. };
  195. enum { /* General Descriptor control */
  196. Ls = 0x10000000, /* Last Segment Descriptor */
  197. Fs = 0x20000000, /* First Segment Descriptor */
  198. Eor = 0x40000000, /* End of Descriptor Ring */
  199. Own = 0x80000000, /* Ownership */
  200. };
  201. /*
  202. */
  203. enum { /* Ring sizes (<= 1024) */
  204. Ntd = 8, /* Transmit Ring */
  205. Nrd = 32, /* Receive Ring */
  206. Mps = ROUNDUP(ETHERMAXTU+4, 128),
  207. };
  208. typedef struct Dtcc Dtcc;
  209. struct Dtcc {
  210. u64int txok;
  211. u64int rxok;
  212. u64int txer;
  213. u32int rxer;
  214. u16int misspkt;
  215. u16int fae;
  216. u32int tx1col;
  217. u32int txmcol;
  218. u64int rxokph;
  219. u64int rxokbrd;
  220. u32int rxokmu;
  221. u16int txabt;
  222. u16int txundrn;
  223. };
  224. enum { /* Variants */
  225. Rtl8100e = (0x8136<<16)|0x10EC, /* RTL810[01]E ? */
  226. Rtl8169c = (0x0116<<16)|0x16EC, /* RTL8169C+ (USR997902) */
  227. Rtl8169sc = (0x8167<<16)|0x10EC, /* RTL8169SC */
  228. Rtl8168b = (0x8168<<16)|0x10EC, /* RTL8168B */
  229. Rtl8169 = (0x8169<<16)|0x10EC, /* RTL8169 */
  230. };
  231. typedef struct Ctlr Ctlr;
  232. typedef struct Ctlr {
  233. int port;
  234. Pcidev* pcidev;
  235. Ctlr* next;
  236. int active;
  237. void* nic;
  238. QLock alock; /* attach */
  239. Lock ilock; /* init */
  240. int init; /* */
  241. int pciv; /* */
  242. int macv; /* MAC version */
  243. int phyv; /* PHY version */
  244. Mii* mii;
  245. Lock tlock; /* transmit */
  246. D* td; /* descriptor ring */
  247. Block** tb; /* transmit buffers */
  248. int ntd;
  249. int tdh; /* head - producer index (host) */
  250. int tdt; /* tail - consumer index (NIC) */
  251. int ntdfree;
  252. int ntq;
  253. int mtps; /* Max. Transmit Packet Size */
  254. Lock rlock; /* receive */
  255. D* rd; /* descriptor ring */
  256. void** rb; /* receive buffers */
  257. int nrd;
  258. int rdh; /* head - producer index (NIC) */
  259. int rdt; /* tail - consumer index (host) */
  260. int nrdfree;
  261. int rcr; /* receive configuration register */
  262. QLock slock; /* statistics */
  263. Dtcc* dtcc;
  264. uint txdu;
  265. uint tcpf;
  266. uint udpf;
  267. uint ipf;
  268. uint fovf;
  269. uint ierrs;
  270. uint rer;
  271. uint rdu;
  272. uint punlc;
  273. uint fovw;
  274. } Ctlr;
  275. static Ctlr* rtl8169ctlrhead;
  276. static Ctlr* rtl8169ctlrtail;
  277. #define csr8r(c, r) (inb((c)->port+(r)))
  278. #define csr16r(c, r) (ins((c)->port+(r)))
  279. #define csr32r(c, r) (inl((c)->port+(r)))
  280. #define csr8w(c, r, b) (outb((c)->port+(r), (int)(b)))
  281. #define csr16w(c, r, w) (outs((c)->port+(r), (ushort)(w)))
  282. #define csr32w(c, r, l) (outl((c)->port+(r), (ulong)(l)))
  283. static int
  284. rtl8169miimir(Mii* mii, int pa, int ra)
  285. {
  286. uint r;
  287. int timeo;
  288. Ctlr *ctlr;
  289. if(pa != 1)
  290. return -1;
  291. ctlr = mii->ctlr;
  292. r = (ra<<16) & RegaddrMASK;
  293. csr32w(ctlr, Phyar, r);
  294. delay(1);
  295. for(timeo = 0; timeo < 2000; timeo++){
  296. if((r = csr32r(ctlr, Phyar)) & Flag)
  297. break;
  298. microdelay(100);
  299. }
  300. if(!(r & Flag))
  301. return -1;
  302. return (r & DataMASK)>>DataSHIFT;
  303. }
  304. static int
  305. rtl8169miimiw(Mii* mii, int pa, int ra, int data)
  306. {
  307. uint r;
  308. int timeo;
  309. Ctlr *ctlr;
  310. if(pa != 1)
  311. return -1;
  312. ctlr = mii->ctlr;
  313. r = Flag|((ra<<16) & RegaddrMASK)|((data<<DataSHIFT) & DataMASK);
  314. csr32w(ctlr, Phyar, r);
  315. delay(1);
  316. for(timeo = 0; timeo < 2000; timeo++){
  317. if(!((r = csr32r(ctlr, Phyar)) & Flag))
  318. break;
  319. microdelay(100);
  320. }
  321. if(r & Flag)
  322. return -1;
  323. return 0;
  324. }
  325. static int
  326. rtl8169mii(Ctlr* ctlr)
  327. {
  328. MiiPhy *phy;
  329. /*
  330. * Link management.
  331. */
  332. if((ctlr->mii = malloc(sizeof(Mii))) == nil)
  333. return -1;
  334. ctlr->mii->mir = rtl8169miimir;
  335. ctlr->mii->miw = rtl8169miimiw;
  336. ctlr->mii->ctlr = ctlr;
  337. /*
  338. * Get rev number out of Phyidr2 so can config properly.
  339. * There's probably more special stuff for Macv0[234] needed here.
  340. */
  341. ctlr->phyv = rtl8169miimir(ctlr->mii, 1, Phyidr2) & 0x0F;
  342. if(ctlr->macv == Macv02){
  343. csr8w(ctlr, 0x82, 1); /* magic */
  344. rtl8169miimiw(ctlr->mii, 1, 0x0B, 0x0000); /* magic */
  345. }
  346. if(mii(ctlr->mii, (1<<1)) == 0 || (phy = ctlr->mii->curphy) == nil){
  347. free(ctlr->mii);
  348. ctlr->mii = nil;
  349. return -1;
  350. }
  351. print("oui %#ux phyno %d, macv = %#8.8ux phyv = %#4.4ux\n",
  352. phy->oui, phy->phyno, ctlr->macv, ctlr->phyv);
  353. miiane(ctlr->mii, ~0, ~0, ~0);
  354. return 0;
  355. }
  356. static void
  357. rtl8169halt(Ctlr* ctlr)
  358. {
  359. csr8w(ctlr, Cr, 0);
  360. csr16w(ctlr, Imr, 0);
  361. csr16w(ctlr, Isr, ~0);
  362. }
  363. static int
  364. rtl8169reset(Ctlr* ctlr)
  365. {
  366. u32int r;
  367. int timeo;
  368. /*
  369. * Soft reset the controller.
  370. */
  371. csr8w(ctlr, Cr, Rst);
  372. for(r = timeo = 0; timeo < 1000; timeo++){
  373. r = csr8r(ctlr, Cr);
  374. if(!(r & Rst))
  375. break;
  376. delay(1);
  377. }
  378. rtl8169halt(ctlr);
  379. if(r & Rst)
  380. return -1;
  381. return 0;
  382. }
  383. static void
  384. rtl8169detach(Ether* edev)
  385. {
  386. rtl8169reset(edev->ctlr);
  387. }
  388. static void
  389. rtl8169replenish(Ctlr* ctlr)
  390. {
  391. D *d;
  392. int rdt;
  393. void *bp;
  394. rdt = ctlr->rdt;
  395. while(NEXT(rdt, ctlr->nrd) != ctlr->rdh){
  396. d = &ctlr->rd[rdt];
  397. if(ctlr->rb[rdt] == nil){
  398. /*
  399. * simple allocation for now
  400. */
  401. bp = mallocalign(Mps, 8, 0, 0);
  402. ctlr->rb[rdt] = bp;
  403. d->addrlo = PCIWADDR(bp);
  404. d->addrhi = 0;
  405. }
  406. coherence();
  407. d->control |= Own|Mps;
  408. rdt = NEXT(rdt, ctlr->nrd);
  409. ctlr->nrdfree++;
  410. }
  411. ctlr->rdt = rdt;
  412. }
  413. static int
  414. rtl8169init(Ether* edev)
  415. {
  416. u32int r;
  417. Ctlr *ctlr;
  418. u8int cplusc;
  419. ctlr = edev->ctlr;
  420. ilock(&ctlr->ilock);
  421. rtl8169halt(ctlr);
  422. /*
  423. * MAC Address.
  424. * Must put chip into config register write enable mode.
  425. */
  426. csr8w(ctlr, Cr9346, Eem1|Eem0);
  427. r = (edev->ea[3]<<24)|(edev->ea[2]<<16)|(edev->ea[1]<<8)|edev->ea[0];
  428. csr32w(ctlr, Idr0, r);
  429. r = (edev->ea[5]<<8)|edev->ea[4];
  430. csr32w(ctlr, Idr0+4, r);
  431. /*
  432. * Transmitter.
  433. */
  434. memset(ctlr->td, 0, sizeof(D)*ctlr->ntd);
  435. ctlr->tdh = ctlr->tdt = 0;
  436. ctlr->td[ctlr->ntd-1].control = Eor;
  437. /*
  438. * Receiver.
  439. * Need to do something here about the multicast filter.
  440. */
  441. memset(ctlr->rd, 0, sizeof(D)*ctlr->nrd);
  442. ctlr->rdh = ctlr->rdt = 0;
  443. ctlr->rd[ctlr->nrd-1].control = Eor;
  444. rtl8169replenish(ctlr);
  445. ctlr->rcr = Rxfthnone|Mrxdmaunlimited|Ab|Apm;
  446. /*
  447. * Mtps is in units of 128 except for the RTL8169
  448. * where is is 32. If using jumbo frames should be
  449. * set to 0x3F.
  450. * Setting Mulrw in Cplusc disables the Tx/Rx DMA burst
  451. * settings in Tcr/Rcr; the (1<<14) is magic.
  452. */
  453. ctlr->mtps = HOWMANY(Mps, 128);
  454. cplusc = csr16r(ctlr, Cplusc) & ~(1<<14);
  455. cplusc |= Rxchksum|Mulrw;
  456. switch(ctlr->macv){
  457. default:
  458. return -1;
  459. case Macv01:
  460. ctlr->mtps = HOWMANY(Mps, 32);
  461. break;
  462. case Macv02:
  463. case Macv03:
  464. cplusc |= (1<<14); /* magic */
  465. break;
  466. case Macv05:
  467. /*
  468. * This is interpreted from clearly bogus code
  469. * in the manufacturer-supplied driver, it could
  470. * be wrong. Untested.
  471. */
  472. r = csr8r(ctlr, Config2) & 0x07;
  473. if(r == 0x01) /* 66MHz PCI */
  474. csr32w(ctlr, 0x7C, 0x0007FFFF); /* magic */
  475. else
  476. csr32w(ctlr, 0x7C, 0x0007FF00); /* magic */
  477. pciclrmwi(ctlr->pcidev);
  478. break;
  479. case Macv13:
  480. /*
  481. * This is interpreted from clearly bogus code
  482. * in the manufacturer-supplied driver, it could
  483. * be wrong. Untested.
  484. */
  485. pcicfgw8(ctlr->pcidev, 0x68, 0x00); /* magic */
  486. pcicfgw8(ctlr->pcidev, 0x69, 0x08); /* magic */
  487. break;
  488. case Macv04:
  489. case Macv11:
  490. case Macv12:
  491. case Macv14:
  492. case Macv15:
  493. break;
  494. }
  495. /*
  496. * Enable receiver/transmitter.
  497. * Need to do this first or some of the settings below
  498. * won't take.
  499. */
  500. switch(ctlr->pciv){
  501. default:
  502. csr8w(ctlr, Cr, Te|Re);
  503. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  504. csr32w(ctlr, Rcr, ctlr->rcr);
  505. case Rtl8169sc:
  506. case Rtl8168b:
  507. break;
  508. }
  509. /*
  510. * Interrupts.
  511. * Disable Tdu|Tok for now, the transmit routine will tidy.
  512. * Tdu means the NIC ran out of descriptors to send, so it
  513. * doesn't really need to ever be on.
  514. */
  515. csr32w(ctlr, Timerint, 0);
  516. csr16w(ctlr, Imr, Serr|Timeout|Fovw|Punlc|Rdu|Ter|Rer|Rok);
  517. /*
  518. * Clear missed-packet counter;
  519. * initial early transmit threshold value;
  520. * set the descriptor ring base addresses;
  521. * set the maximum receive packet size;
  522. * no early-receive interrupts.
  523. */
  524. csr32w(ctlr, Mpc, 0);
  525. csr8w(ctlr, Mtps, ctlr->mtps);
  526. csr32w(ctlr, Tnpds+4, 0);
  527. csr32w(ctlr, Tnpds, PCIWADDR(ctlr->td));
  528. csr32w(ctlr, Rdsar+4, 0);
  529. csr32w(ctlr, Rdsar, PCIWADDR(ctlr->rd));
  530. csr16w(ctlr, Rms, Mps);
  531. r = csr16r(ctlr, Mulint) & 0xF000;
  532. csr16w(ctlr, Mulint, r);
  533. csr16w(ctlr, Cplusc, cplusc);
  534. /*
  535. * Set configuration.
  536. */
  537. switch(ctlr->pciv){
  538. default:
  539. break;
  540. case Rtl8169sc:
  541. csr16w(ctlr, 0xE2, 0); /* magic */
  542. csr8w(ctlr, Cr, Te|Re);
  543. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  544. csr32w(ctlr, Rcr, ctlr->rcr);
  545. break;
  546. case Rtl8168b:
  547. case Rtl8169c:
  548. csr16w(ctlr, 0xE2, 0); /* magic */
  549. csr16w(ctlr, Cplusc, 0x2000); /* magic */
  550. csr8w(ctlr, Cr, Te|Re);
  551. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  552. csr32w(ctlr, Rcr, ctlr->rcr);
  553. csr16w(ctlr, Rms, 0x0800);
  554. csr8w(ctlr, Mtps, 0x3F);
  555. break;
  556. }
  557. csr8w(ctlr, Cr9346, 0);
  558. iunlock(&ctlr->ilock);
  559. // rtl8169mii(ctlr);
  560. return 0;
  561. }
  562. static void
  563. rtl8169attach(Ether* edev)
  564. {
  565. int timeo;
  566. Ctlr *ctlr;
  567. ctlr = edev->ctlr;
  568. qlock(&ctlr->alock);
  569. if(ctlr->init == 0){
  570. /*
  571. * Handle allocation/init errors here.
  572. */
  573. ctlr->td = xspanalloc(sizeof(D)*Ntd, 256, 0);
  574. ctlr->tb = malloc(Ntd*sizeof(Block*));
  575. ctlr->ntd = Ntd;
  576. ctlr->rd = xspanalloc(sizeof(D)*Nrd, 256, 0);
  577. ctlr->rb = malloc(Nrd*sizeof(Block*));
  578. ctlr->nrd = Nrd;
  579. ctlr->dtcc = xspanalloc(sizeof(Dtcc), 64, 0);
  580. rtl8169init(edev);
  581. ctlr->init = 1;
  582. }
  583. qunlock(&ctlr->alock);
  584. for(timeo = 0; timeo < 3500; timeo++){
  585. if(miistatus(ctlr->mii) == 0)
  586. break;
  587. delay(10);
  588. }
  589. }
  590. static void
  591. rtl8169transmit(Ether* edev)
  592. {
  593. D *d;
  594. Block *bp;
  595. Ctlr *ctlr;
  596. int control, x;
  597. RingBuf *tb;
  598. ctlr = edev->ctlr;
  599. ilock(&ctlr->tlock);
  600. for(x = ctlr->tdh; ctlr->ntq > 0; x = NEXT(x, ctlr->ntd)){
  601. d = &ctlr->td[x];
  602. if((control = d->control) & Own)
  603. break;
  604. /*
  605. * Check errors and log here.
  606. */
  607. USED(control);
  608. /*
  609. * Free it up.
  610. * Need to clean the descriptor here? Not really.
  611. * Simple freeb for now (no chain and freeblist).
  612. * Use ntq count for now.
  613. */
  614. freeb(ctlr->tb[x]);
  615. ctlr->tb[x] = nil;
  616. d->control &= Eor;
  617. ctlr->ntq--;
  618. }
  619. ctlr->tdh = x;
  620. x = ctlr->tdt;
  621. while(ctlr->ntq < (ctlr->ntd-1)){
  622. tb = &edev->tb[edev->ti];
  623. if(tb->owner != Interface)
  624. break;
  625. bp = allocb(tb->len);
  626. memmove(bp->wp, tb->pkt, tb->len);
  627. memmove(bp->wp+Eaddrlen, edev->ea, Eaddrlen);
  628. bp->wp += tb->len;
  629. tb->owner = Host;
  630. edev->ti = NEXT(edev->ti, edev->ntb);
  631. d = &ctlr->td[x];
  632. d->addrlo = PCIWADDR(bp->rp);
  633. d->addrhi = 0;
  634. ctlr->tb[x] = bp;
  635. coherence();
  636. d->control |= Own|Fs|Ls|((BLEN(bp)<<TxflSHIFT) & TxflMASK);
  637. x = NEXT(x, ctlr->ntd);
  638. ctlr->ntq++;
  639. }
  640. if(x != ctlr->tdt){
  641. ctlr->tdt = x;
  642. csr8w(ctlr, Tppoll, Npq);
  643. }
  644. else if(ctlr->ntq >= (ctlr->ntd-1))
  645. ctlr->txdu++;
  646. iunlock(&ctlr->tlock);
  647. }
  648. static void
  649. rtl8169receive(Ether* edev)
  650. {
  651. D *d;
  652. int len, rdh;
  653. Ctlr *ctlr;
  654. u32int control;
  655. RingBuf *ring;
  656. ctlr = edev->ctlr;
  657. rdh = ctlr->rdh;
  658. for(;;){
  659. d = &ctlr->rd[rdh];
  660. if(d->control & Own)
  661. break;
  662. control = d->control;
  663. if((control & (Fs|Ls|Res)) == (Fs|Ls)){
  664. len = ((control & RxflMASK)>>RxflSHIFT) - 4;
  665. ring = &edev->rb[edev->ri];
  666. if(ring->owner == Interface){
  667. ring->owner = Host;
  668. ring->len = len;
  669. memmove(ring->pkt, ctlr->rb[rdh], len);
  670. edev->ri = NEXT(edev->ri, edev->nrb);
  671. }
  672. }
  673. else{
  674. /*
  675. * Error stuff here.
  676. print("control %#8.8ux\n", control);
  677. */
  678. }
  679. d->control &= Eor;
  680. ctlr->nrdfree--;
  681. rdh = NEXT(rdh, ctlr->nrd);
  682. }
  683. ctlr->rdh = rdh;
  684. if(ctlr->nrdfree < ctlr->nrd/2)
  685. rtl8169replenish(ctlr);
  686. }
  687. static void
  688. rtl8169interrupt(Ureg*, void* arg)
  689. {
  690. Ctlr *ctlr;
  691. Ether *edev;
  692. u32int isr;
  693. edev = arg;
  694. ctlr = edev->ctlr;
  695. while((isr = csr16r(ctlr, Isr)) != 0 && isr != 0xFFFF){
  696. csr16w(ctlr, Isr, isr);
  697. if(isr & (Fovw|Punlc|Rdu|Rer|Rok)){
  698. rtl8169receive(edev);
  699. if(!(isr & (Punlc|Rok)))
  700. ctlr->ierrs++;
  701. if(isr & Rer)
  702. ctlr->rer++;
  703. if(isr & Rdu)
  704. ctlr->rdu++;
  705. if(isr & Punlc)
  706. ctlr->punlc++;
  707. if(isr & Fovw)
  708. ctlr->fovw++;
  709. isr &= ~(Fovw|Rdu|Rer|Rok);
  710. }
  711. if(isr & (Tdu|Ter|Tok)){
  712. rtl8169transmit(edev);
  713. isr &= ~(Tdu|Ter|Tok);
  714. }
  715. if(isr & Punlc){
  716. // rtl8169link(edev);
  717. isr &= ~Punlc;
  718. }
  719. /*
  720. * Some of the reserved bits get set sometimes...
  721. */
  722. if(isr & (Serr|Timeout|Tdu|Fovw|Punlc|Rdu|Ter|Tok|Rer|Rok))
  723. panic("rtl8169interrupt: imr %#4.4ux isr %#4.4ux\n",
  724. csr16r(ctlr, Imr), isr);
  725. }
  726. }
  727. static void
  728. rtl8169pci(void)
  729. {
  730. Pcidev *p;
  731. Ctlr *ctlr;
  732. int i, port;
  733. u32int bar;
  734. p = nil;
  735. while(p = pcimatch(p, 0, 0)){
  736. if(p->ccrb != 0x02 || p->ccru != 0)
  737. continue;
  738. switch(i = ((p->did<<16)|p->vid)){
  739. default:
  740. continue;
  741. case Rtl8100e: /* RTL810[01]E ? */
  742. case Rtl8169c: /* RTL8169C */
  743. case Rtl8169sc: /* RTL8169SC */
  744. case Rtl8168b: /* RTL8168B */
  745. case Rtl8169: /* RTL8169 */
  746. break;
  747. case (0xC107<<16)|0x1259: /* Corega CG-LAPCIGT */
  748. i = Rtl8169;
  749. break;
  750. }
  751. bar = p->mem[0].bar;
  752. port = bar & ~0x01;
  753. if(ioalloc(port, p->mem[0].size, 0, "rtl8169") < 0){
  754. print("rtl8169: port %#ux in use\n", port);
  755. continue;
  756. }
  757. ctlr = malloc(sizeof(Ctlr));
  758. ctlr->port = port;
  759. ctlr->pcidev = p;
  760. ctlr->pciv = i;
  761. if(pcigetpms(p) > 0){
  762. pcisetpms(p, 0);
  763. for(i = 0; i < 6; i++)
  764. pcicfgw32(p, PciBAR0+i*4, p->mem[i].bar);
  765. pcicfgw8(p, PciINTL, p->intl);
  766. pcicfgw8(p, PciLTR, p->ltr);
  767. pcicfgw8(p, PciCLS, p->cls);
  768. pcicfgw16(p, PciPCR, p->pcr);
  769. }
  770. if(rtl8169reset(ctlr)){
  771. iofree(port);
  772. free(ctlr);
  773. continue;
  774. }
  775. /*
  776. * Extract the chip hardware version,
  777. * needed to configure each properly.
  778. */
  779. ctlr->macv = csr32r(ctlr, Tcr) & HwveridMASK;
  780. rtl8169mii(ctlr);
  781. pcisetbme(p);
  782. if(rtl8169ctlrhead != nil)
  783. rtl8169ctlrtail->next = ctlr;
  784. else
  785. rtl8169ctlrhead = ctlr;
  786. rtl8169ctlrtail = ctlr;
  787. }
  788. }
  789. int
  790. rtl8169pnp(Ether* edev)
  791. {
  792. u32int r;
  793. Ctlr *ctlr;
  794. if(rtl8169ctlrhead == nil)
  795. rtl8169pci();
  796. /*
  797. * Any adapter matches if no edev->port is supplied,
  798. * otherwise the ports must match.
  799. */
  800. for(ctlr = rtl8169ctlrhead; ctlr != nil; ctlr = ctlr->next){
  801. if(ctlr->active)
  802. continue;
  803. if(edev->port == 0 || edev->port == ctlr->port){
  804. ctlr->active = 1;
  805. break;
  806. }
  807. }
  808. if(ctlr == nil)
  809. return -1;
  810. edev->ctlr = ctlr;
  811. edev->port = ctlr->port;
  812. edev->irq = ctlr->pcidev->intl;
  813. edev->tbdf = ctlr->pcidev->tbdf;
  814. // edev->mbps = 100;
  815. /*
  816. * Pull the MAC address out of the chip.
  817. */
  818. r = csr32r(ctlr, Idr0);
  819. edev->ea[0] = r;
  820. edev->ea[1] = r>>8;
  821. edev->ea[2] = r>>16;
  822. edev->ea[3] = r>>24;
  823. r = csr32r(ctlr, Idr0+4);
  824. edev->ea[4] = r;
  825. edev->ea[5] = r>>8;
  826. /*
  827. * Linkage to the generic ethernet driver.
  828. */
  829. edev->attach = rtl8169attach;
  830. edev->transmit = rtl8169transmit;
  831. edev->interrupt = rtl8169interrupt;
  832. edev->detach = rtl8169detach;
  833. // edev->ifstat = rtl8169ifstat;
  834. // edev->ctl = nil;
  835. //
  836. // edev->arg = edev;
  837. // edev->promiscuous = rtl8169promiscuous;
  838. // edev->multicast = rtl8169multicast;
  839. return 0;
  840. }