mem.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * Memory and machine-specific definitions. Used in C and assembler.
  3. */
  4. #ifdef ucuconf
  5. #include "ucu.h"
  6. #else
  7. #include "blast.h"
  8. #endif
  9. /*
  10. * Sizes
  11. */
  12. #define BI2BY 8 /* bits per byte */
  13. #define BI2WD 32 /* bits per word */
  14. #define BY2WD 4 /* bytes per word */
  15. #define BY2V 8 /* bytes per vlong */
  16. #define BY2PG 4096 /* bytes per page */
  17. #define WD2PG (BY2PG/BY2WD) /* words per page */
  18. #define PGSHIFT 12 /* log(BY2PG) */
  19. #define ROUND(s, sz) (((s)+(sz-1))&~(sz-1))
  20. #define PGROUND(s) ROUND(s, BY2PG)
  21. #define CACHELINELOG 5
  22. #define CACHELINESZ (1<<CACHELINELOG)
  23. #define BLOCKALIGN CACHELINESZ
  24. #define MHz 1000000
  25. #define BY2PTE 8 /* bytes per pte entry */
  26. #define BY2PTEG 64 /* bytes per pte group */
  27. #define MAXMACH 1 /* max # cpus system can run */
  28. #define MACHSIZE BY2PG
  29. #define KSTACK 4096 /* Size of kernel stack */
  30. /*
  31. * Time
  32. */
  33. #define HZ 1000 /* clock frequency */
  34. #define TK2SEC(t) ((t)/HZ) /* ticks to seconds */
  35. /*
  36. * Standard PPC Special Purpose Registers (OEA and VEA)
  37. */
  38. #define DSISR 18
  39. #define DAR 19 /* Data Address Register */
  40. #define DEC 22 /* Decrementer */
  41. #define SDR1 25
  42. #define SRR0 26 /* Saved Registers (exception) */
  43. #define SRR1 27
  44. #define TBRL 268
  45. #define TBRU 269 /* Time base Upper/Lower (Reading) */
  46. #define SPRG0 272 /* Supervisor Private Registers */
  47. #define SPRG1 273
  48. #define SPRG2 274
  49. #define SPRG3 275
  50. #define SPRG4 276
  51. #define SPRG5 277
  52. #define SPRG6 278
  53. #define SPRG7 279
  54. #define ASR 280 /* Address Space Register */
  55. #define EAR 282 /* External Access Register (optional) */
  56. #define TBWU 284 /* Time base Upper/Lower (Writing) */
  57. #define TBWL 285
  58. #define PVR 287 /* Processor Version */
  59. #define IABR 1010 /* Instruction Address Breakpoint Register (optional) */
  60. #define DABR 1013 /* Data Address Breakpoint Register (optional) */
  61. #define FPECR 1022 /* Floating-Point Exception Cause Register (optional) */
  62. #define PIR 1023 /* Processor Identification Register (optional) */
  63. #define IBATU(i) (528+2*(i)) /* Instruction BAT register (upper) */
  64. #define IBATL(i) (529+2*(i)) /* Instruction BAT register (lower) */
  65. #define DBATU(i) (536+2*(i)) /* Data BAT register (upper) */
  66. #define DBATL(i) (537+2*(i)) /* Data BAT register (lower) */
  67. /*
  68. * PPC604e-specific Special Purpose Registers (OEA)
  69. */
  70. #define MMCR0 952 /* Monitor Control Register 0 */
  71. #define PMC1 953 /* Performance Monitor Counter 1 */
  72. #define PMC2 954 /* Performance Monitor Counter 2 */
  73. #define SIA 955 /* Sampled Instruction Address */
  74. #define MMCR1 956 /* Monitor Control Register 0 */
  75. #define PMC3 957 /* Performance Monitor Counter 3 */
  76. #define PMC4 958 /* Performance Monitor Counter 4 */
  77. #define SDA 959 /* Sampled Data Address */
  78. /*
  79. * PPC603e-specific Special Purpose Registers
  80. */
  81. #define DMISS 976 /* Data Miss Address Register */
  82. #define DCMP 977 /* Data Miss Address Register */
  83. #define HASH1 978
  84. #define HASH2 979
  85. #define IMISS 980 /* Instruction Miss Address Register */
  86. #define iCMP 981 /* Instruction Miss Address Register */
  87. #define RPA 982
  88. #define HID0 1008 /* Hardware Implementation Dependent Register 0 */
  89. #define HID1 1009 /* Hardware Implementation Dependent Register 1 */
  90. /*
  91. * PowerQUICC II (MPC 8260) Special Purpose Registers
  92. */
  93. #define HID2 1011 /* Hardware Implementation Dependent Register 2 */
  94. #define BIT(i) (1<<(31-(i))) /* Silly backwards register bit numbering scheme */
  95. #define SBIT(n) ((ushort)1<<(15-(n)))
  96. #define RBIT(b,n) (1<<(8*sizeof(n)-1-(b)))
  97. /*
  98. * Bit encodings for Machine State Register (MSR)
  99. */
  100. #define MSR_POW BIT(13) /* Enable Power Management */
  101. #define MSR_TGPR BIT(14) /* Temporary GPR Registers in use (603e) */
  102. #define MSR_ILE BIT(15) /* Interrupt Little-Endian enable */
  103. #define MSR_EE BIT(16) /* External Interrupt enable */
  104. #define MSR_PR BIT(17) /* Supervisor/User privilege */
  105. #define MSR_FP BIT(18) /* Floating Point enable */
  106. #define MSR_ME BIT(19) /* Machine Check enable */
  107. #define MSR_FE0 BIT(20) /* Floating Exception mode 0 */
  108. #define MSR_SE BIT(21) /* Single Step (optional) */
  109. #define MSR_BE BIT(22) /* Branch Trace (optional) */
  110. #define MSR_FE1 BIT(23) /* Floating Exception mode 1 */
  111. #define MSR_IP BIT(25) /* Exception prefix 0x000/0xFFF */
  112. #define MSR_IR BIT(26) /* Instruction MMU enable */
  113. #define MSR_DR BIT(27) /* Data MMU enable */
  114. #define MSR_PM BIT(29) /* Performance Monitor marked mode (604e specific) */
  115. #define MSR_RI BIT(30) /* Recoverable Exception */
  116. #define MSR_LE BIT(31) /* Little-Endian enable */
  117. /* SRR1 bits for TLB operations */
  118. #define MSR_SR0 0xf0000000 /* Saved bits from CR register */
  119. #define MSR_KEY BIT(12) /* Copy of Ks or Kp bit */
  120. #define MSR_IMISS BIT(13) /* It was an I miss */
  121. #define MSR_WAY BIT(14) /* TLB set to be replaced */
  122. #define MSR_STORE BIT(15) /* Miss caused by a store */
  123. /*
  124. * Exception codes (trap vectors)
  125. */
  126. #define CRESET 0x01
  127. #define CMCHECK 0x02
  128. #define CDSI 0x03
  129. #define CISI 0x04
  130. #define CEI 0x05
  131. #define CALIGN 0x06
  132. #define CPROG 0x07
  133. #define CFPU 0x08
  134. #define CDEC 0x09
  135. #define CSYSCALL 0x0C
  136. #define CTRACE 0x0D /* optional */
  137. #define CFPA 0x0E /* not implemented in 603e */
  138. /* PPC603e-specific: */
  139. #define CIMISS 0x10 /* Instruction TLB miss */
  140. #define CLMISS 0x11 /* Data load TLB miss */
  141. #define CSMISS 0x12 /* Data store TLB miss */
  142. #define CIBREAK 0x13
  143. #define CSMI 0x14
  144. /*
  145. * Magic registers
  146. */
  147. #define MACH 30 /* R30 is m-> */
  148. #define USER 29 /* R29 is up-> */
  149. /*
  150. * virtual MMU
  151. */
  152. #define PTEMAPMEM (1024*1024)
  153. #define PTEPERTAB (PTEMAPMEM/BY2PG)
  154. #define SEGMAPSIZE 1984
  155. #define SSEGMAPSIZE 16
  156. #define PPN(x) ((x)&~(BY2PG-1))
  157. /*
  158. * First pte word
  159. */
  160. #define PTE0(v, vsid, h, va) (((v)<<31)|((vsid)<<7)|((h)<<6)|(((va)>>22)&0x3f))
  161. /*
  162. * Second pte word; WIMG & PP(RW/RO) common to page table and BATs
  163. */
  164. #define PTE1_R BIT(23)
  165. #define PTE1_C BIT(24)
  166. #define PTE1_W BIT(25)
  167. #define PTE1_I BIT(26)
  168. #define PTE1_M BIT(27)
  169. #define PTE1_G BIT(28)
  170. #define PTE1_RW BIT(30)
  171. #define PTE1_RO BIT(31)
  172. /* HID0 register bits */
  173. #define HID_ICE BIT(16)
  174. #define HID_DCE BIT(17)
  175. #define HID_ILOCK BIT(18)
  176. #define HID_DLOCK BIT(19)
  177. #define HID_ICFI BIT(20)
  178. #define HID_DCFI BIT(21)
  179. #define HID_IFEM BIT(24)
  180. /*
  181. * Address spaces
  182. */
  183. #define KZERO 0x80000000 /* base of kernel address space */
  184. #define KTZERO 0x80100000 /* first address in kernel text */
  185. #define UZERO 0 /* base of user address space */
  186. #define UTZERO (UZERO+BY2PG) /* first address in user text */
  187. #define USTKTOP (TSTKTOP-TSTKSIZ*BY2PG) /* byte just beyond user stack */
  188. #define TSTKTOP KZERO /* top of temporary stack */
  189. #define TSTKSIZ 100
  190. #define USTKSIZE (4*1024*1024) /* size of user stack */
  191. #define UREGSIZE ((8+40)*4)
  192. #define MACHADDR (KTZERO-MAXMACH*MACHSIZE)
  193. #define MACHPADDR (MACHADDR&~KZERO)
  194. #define MACHP(n) ((Mach *)(MACHADDR+(n)*MACHSIZE))
  195. #define isphys(x) (((ulong)x&KZERO)!=0)
  196. /*
  197. * MPC8xx addresses
  198. */
  199. #define INTMEM 0xf0000000
  200. #define IOMEM (INTMEM+0x10000)
  201. #define getpgcolor(a) 0