sdata.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247
  1. #include "u.h"
  2. #include "../port/lib.h"
  3. #include "mem.h"
  4. #include "dat.h"
  5. #include "fns.h"
  6. #include "io.h"
  7. #include "ureg.h"
  8. #include "../port/error.h"
  9. #include "../port/sd.h"
  10. extern SDifc sdataifc;
  11. enum {
  12. DbgCONFIG = 0x0001, /* detected drive config info */
  13. DbgIDENTIFY = 0x0002, /* detected drive identify info */
  14. DbgSTATE = 0x0004, /* dump state on panic */
  15. DbgPROBE = 0x0008, /* trace device probing */
  16. DbgDEBUG = 0x0080, /* the current problem... */
  17. DbgINL = 0x0100, /* That Inil20+ message we hate */
  18. Dbg48BIT = 0x0200, /* 48-bit LBA */
  19. DbgBsy = 0x0400, /* interrupt but Bsy (shared IRQ) */
  20. };
  21. #define DEBUG (DbgDEBUG|DbgSTATE)
  22. enum { /* I/O ports */
  23. Data = 0,
  24. Error = 1, /* (read) */
  25. Features = 1, /* (write) */
  26. Count = 2, /* sector count<7-0>, sector count<15-8> */
  27. Ir = 2, /* interrupt reason (PACKET) */
  28. Sector = 3, /* sector number */
  29. Lbalo = 3, /* LBA<7-0>, LBA<31-24> */
  30. Cyllo = 4, /* cylinder low */
  31. Bytelo = 4, /* byte count low (PACKET) */
  32. Lbamid = 4, /* LBA<15-8>, LBA<39-32> */
  33. Cylhi = 5, /* cylinder high */
  34. Bytehi = 5, /* byte count hi (PACKET) */
  35. Lbahi = 5, /* LBA<23-16>, LBA<47-40> */
  36. Dh = 6, /* Device/Head, LBA<32-14> */
  37. Status = 7, /* (read) */
  38. Command = 7, /* (write) */
  39. As = 2, /* Alternate Status (read) */
  40. Dc = 2, /* Device Control (write) */
  41. };
  42. enum { /* Error */
  43. Med = 0x01, /* Media error */
  44. Ili = 0x01, /* command set specific (PACKET) */
  45. Nm = 0x02, /* No Media */
  46. Eom = 0x02, /* command set specific (PACKET) */
  47. Abrt = 0x04, /* Aborted command */
  48. Mcr = 0x08, /* Media Change Request */
  49. Idnf = 0x10, /* no user-accessible address */
  50. Mc = 0x20, /* Media Change */
  51. Unc = 0x40, /* Uncorrectable data error */
  52. Wp = 0x40, /* Write Protect */
  53. Icrc = 0x80, /* Interface CRC error */
  54. };
  55. enum { /* Features */
  56. Dma = 0x01, /* data transfer via DMA (PACKET) */
  57. Ovl = 0x02, /* command overlapped (PACKET) */
  58. };
  59. enum { /* Interrupt Reason */
  60. Cd = 0x01, /* Command/Data */
  61. Io = 0x02, /* I/O direction */
  62. Rel = 0x04, /* Bus Release */
  63. };
  64. enum { /* Device/Head */
  65. Dev0 = 0xA0, /* Master */
  66. Dev1 = 0xB0, /* Slave */
  67. Lba = 0x40, /* LBA mode */
  68. };
  69. enum { /* Status, Alternate Status */
  70. Err = 0x01, /* Error */
  71. Chk = 0x01, /* Check error (PACKET) */
  72. Drq = 0x08, /* Data Request */
  73. Dsc = 0x10, /* Device Seek Complete */
  74. Serv = 0x10, /* Service */
  75. Df = 0x20, /* Device Fault */
  76. Dmrd = 0x20, /* DMA ready (PACKET) */
  77. Drdy = 0x40, /* Device Ready */
  78. Bsy = 0x80, /* Busy */
  79. };
  80. enum { /* Command */
  81. Cnop = 0x00, /* NOP */
  82. Cdr = 0x08, /* Device Reset */
  83. Crs = 0x20, /* Read Sectors */
  84. Crs48 = 0x24, /* Read Sectors Ext */
  85. Crd48 = 0x25, /* Read w/ DMA Ext */
  86. Crdq48 = 0x26, /* Read w/ DMA Queued Ext */
  87. Crsm48 = 0x29, /* Read Multiple Ext */
  88. Cws = 0x30, /* Write Sectors */
  89. Cws48 = 0x34, /* Write Sectors Ext */
  90. Cwd48 = 0x35, /* Write w/ DMA Ext */
  91. Cwdq48 = 0x36, /* Write w/ DMA Queued Ext */
  92. Cwsm48 = 0x39, /* Write Multiple Ext */
  93. Cedd = 0x90, /* Execute Device Diagnostics */
  94. Cpkt = 0xA0, /* Packet */
  95. Cidpkt = 0xA1, /* Identify Packet Device */
  96. Crsm = 0xC4, /* Read Multiple */
  97. Cwsm = 0xC5, /* Write Multiple */
  98. Csm = 0xC6, /* Set Multiple */
  99. Crdq = 0xC7, /* Read DMA queued */
  100. Crd = 0xC8, /* Read DMA */
  101. Cwd = 0xCA, /* Write DMA */
  102. Cwdq = 0xCC, /* Write DMA queued */
  103. Cstandby = 0xE2, /* Standby */
  104. Cid = 0xEC, /* Identify Device */
  105. Csf = 0xEF, /* Set Features */
  106. };
  107. enum { /* Device Control */
  108. Nien = 0x02, /* (not) Interrupt Enable */
  109. Srst = 0x04, /* Software Reset */
  110. Hob = 0x80, /* High Order Bit [sic] */
  111. };
  112. enum { /* PCI Configuration Registers */
  113. Bmiba = 0x20, /* Bus Master Interface Base Address */
  114. Idetim = 0x40, /* IE Timing */
  115. Sidetim = 0x44, /* Slave IE Timing */
  116. Udmactl = 0x48, /* Ultra DMA/33 Control */
  117. Udmatim = 0x4A, /* Ultra DMA/33 Timing */
  118. };
  119. enum { /* Bus Master IDE I/O Ports */
  120. Bmicx = 0, /* Command */
  121. Bmisx = 2, /* Status */
  122. Bmidtpx = 4, /* Descriptor Table Pointer */
  123. };
  124. enum { /* Bmicx */
  125. Ssbm = 0x01, /* Start/Stop Bus Master */
  126. Rwcon = 0x08, /* Read/Write Control */
  127. };
  128. enum { /* Bmisx */
  129. Bmidea = 0x01, /* Bus Master IDE Active */
  130. Idedmae = 0x02, /* IDE DMA Error (R/WC) */
  131. Ideints = 0x04, /* IDE Interrupt Status (R/WC) */
  132. Dma0cap = 0x20, /* Drive 0 DMA Capable */
  133. Dma1cap = 0x40, /* Drive 0 DMA Capable */
  134. };
  135. enum { /* Physical Region Descriptor */
  136. PrdEOT = 0x80000000, /* End of Transfer */
  137. };
  138. enum { /* offsets into the identify info. */
  139. Iconfig = 0, /* general configuration */
  140. Ilcyl = 1, /* logical cylinders */
  141. Ilhead = 3, /* logical heads */
  142. Ilsec = 6, /* logical sectors per logical track */
  143. Iserial = 10, /* serial number */
  144. Ifirmware = 23, /* firmware revision */
  145. Imodel = 27, /* model number */
  146. Imaxrwm = 47, /* max. read/write multiple sectors */
  147. Icapabilities = 49, /* capabilities */
  148. Istandby = 50, /* device specific standby timer */
  149. Ipiomode = 51, /* PIO data transfer mode number */
  150. Ivalid = 53,
  151. Iccyl = 54, /* cylinders if (valid&0x01) */
  152. Ichead = 55, /* heads if (valid&0x01) */
  153. Icsec = 56, /* sectors if (valid&0x01) */
  154. Iccap = 57, /* capacity if (valid&0x01) */
  155. Irwm = 59, /* read/write multiple */
  156. Ilba = 60, /* LBA size */
  157. Imwdma = 63, /* multiword DMA mode */
  158. Iapiomode = 64, /* advanced PIO modes supported */
  159. Iminmwdma = 65, /* min. multiword DMA cycle time */
  160. Irecmwdma = 66, /* rec. multiword DMA cycle time */
  161. Iminpio = 67, /* min. PIO cycle w/o flow control */
  162. Iminiordy = 68, /* min. PIO cycle with IORDY */
  163. Ipcktbr = 71, /* time from PACKET to bus release */
  164. Iserbsy = 72, /* time from SERVICE to !Bsy */
  165. Iqdepth = 75, /* max. queue depth */
  166. Imajor = 80, /* major version number */
  167. Iminor = 81, /* minor version number */
  168. Icsfs = 82, /* command set/feature supported */
  169. Icsfe = 85, /* command set/feature enabled */
  170. Iudma = 88, /* ultra DMA mode */
  171. Ierase = 89, /* time for security erase */
  172. Ieerase = 90, /* time for enhanced security erase */
  173. Ipower = 91, /* current advanced power management */
  174. Ilba48 = 100, /* 48-bit LBA size (64 bits in 100-103) */
  175. Irmsn = 127, /* removable status notification */
  176. Isecstat = 128, /* security status */
  177. Icfapwr = 160, /* CFA power mode */
  178. Imediaserial = 176, /* current media serial number */
  179. Icksum = 255, /* checksum */
  180. };
  181. enum { /* bit masks for config identify info */
  182. Mpktsz = 0x0003, /* packet command size */
  183. Mincomplete = 0x0004, /* incomplete information */
  184. Mdrq = 0x0060, /* DRQ type */
  185. Mrmdev = 0x0080, /* device is removable */
  186. Mtype = 0x1F00, /* device type */
  187. Mproto = 0x8000, /* command protocol */
  188. };
  189. enum { /* bit masks for capabilities identify info */
  190. Mdma = 0x0100, /* DMA supported */
  191. Mlba = 0x0200, /* LBA supported */
  192. Mnoiordy = 0x0400, /* IORDY may be disabled */
  193. Miordy = 0x0800, /* IORDY supported */
  194. Msoftrst = 0x1000, /* needs soft reset when Bsy */
  195. Mstdby = 0x2000, /* standby supported */
  196. Mqueueing = 0x4000, /* queueing overlap supported */
  197. Midma = 0x8000, /* interleaved DMA supported */
  198. };
  199. enum { /* bit masks for supported/enabled features */
  200. Msmart = 0x0001,
  201. Msecurity = 0x0002,
  202. Mrmmedia = 0x0004,
  203. Mpwrmgmt = 0x0008,
  204. Mpkt = 0x0010,
  205. Mwcache = 0x0020,
  206. Mlookahead = 0x0040,
  207. Mrelirq = 0x0080,
  208. Msvcirq = 0x0100,
  209. Mreset = 0x0200,
  210. Mprotected = 0x0400,
  211. Mwbuf = 0x1000,
  212. Mrbuf = 0x2000,
  213. Mnop = 0x4000,
  214. Mmicrocode = 0x0001,
  215. Mqueued = 0x0002,
  216. Mcfa = 0x0004,
  217. Mapm = 0x0008,
  218. Mnotify = 0x0010,
  219. Mstandby = 0x0020,
  220. Mspinup = 0x0040,
  221. Mmaxsec = 0x0100,
  222. Mautoacoustic = 0x0200,
  223. Maddr48 = 0x0400,
  224. Mdevconfov = 0x0800,
  225. Mflush = 0x1000,
  226. Mflush48 = 0x2000,
  227. Msmarterror = 0x0001,
  228. Msmartselftest = 0x0002,
  229. Mmserial = 0x0004,
  230. Mmpassthru = 0x0008,
  231. Mlogging = 0x0020,
  232. };
  233. typedef struct Ctlr Ctlr;
  234. typedef struct Drive Drive;
  235. typedef struct Prd {
  236. ulong pa; /* Physical Base Address */
  237. int count;
  238. } Prd;
  239. enum {
  240. PRDmaxio = 32*1024, /* must be power of 2 <= 64*1024 */
  241. Nprd = SDmaxio/PRDmaxio+2,
  242. };
  243. typedef struct Ctlr {
  244. int cmdport;
  245. int ctlport;
  246. int irq;
  247. int tbdf;
  248. int bmiba; /* bus master interface base address */
  249. Pcidev* pcidev;
  250. void (*ienable)(Ctlr*);
  251. void (*idisable)(Ctlr*);
  252. SDev* sdev;
  253. Drive* drive[2];
  254. Prd* prdt; /* physical region descriptor table */
  255. QLock; /* current command */
  256. Drive* curdrive;
  257. int command; /* last command issued (debugging) */
  258. Rendez;
  259. int done;
  260. Lock; /* register access */
  261. } Ctlr;
  262. typedef struct Drive {
  263. Ctlr* ctlr;
  264. int dev;
  265. ushort info[256];
  266. int c; /* cylinder */
  267. int h; /* head */
  268. int s; /* sector */
  269. vlong sectors; /* total */
  270. int secsize; /* sector size */
  271. int dma; /* DMA R/W possible */
  272. int dmactl;
  273. int rwm; /* read/write multiple possible */
  274. int rwmctl;
  275. int pkt; /* PACKET device, length of pktcmd */
  276. uchar pktcmd[16];
  277. int pktdma; /* this PACKET command using dma */
  278. uchar sense[18];
  279. uchar inquiry[48];
  280. QLock; /* drive access */
  281. int command; /* current command */
  282. int write;
  283. uchar* data;
  284. int dlen;
  285. uchar* limit;
  286. int count; /* sectors */
  287. int block; /* R/W bytes per block */
  288. int status;
  289. int error;
  290. int flags; /* internal flags */
  291. } Drive;
  292. enum { /* internal flags */
  293. Lba48 = 0x1, /* LBA48 mode */
  294. Lba48always = 0x2, /* ... */
  295. };
  296. static void
  297. pc87415ienable(Ctlr* ctlr)
  298. {
  299. Pcidev *p;
  300. int x;
  301. p = ctlr->pcidev;
  302. if(p == nil)
  303. return;
  304. x = pcicfgr32(p, 0x40);
  305. if(ctlr->cmdport == p->mem[0].bar)
  306. x &= ~0x00000100;
  307. else
  308. x &= ~0x00000200;
  309. pcicfgw32(p, 0x40, x);
  310. }
  311. static void
  312. atadumpstate(Drive* drive, uchar* cmd, vlong lba, int count)
  313. {
  314. Prd *prd;
  315. Pcidev *p;
  316. Ctlr *ctlr;
  317. int i, bmiba;
  318. if(!(DEBUG & DbgSTATE)){
  319. USED(drive, cmd, lba, count);
  320. return;
  321. }
  322. ctlr = drive->ctlr;
  323. print("command %2.2uX\n", ctlr->command);
  324. print("data %8.8p limit %8.8p dlen %d status %uX error %uX\n",
  325. drive->data, drive->limit, drive->dlen,
  326. drive->status, drive->error);
  327. if(cmd != nil){
  328. print("lba %d -> %lld, count %d -> %d (%d)\n",
  329. (cmd[2]<<24)|(cmd[3]<<16)|(cmd[4]<<8)|cmd[5], lba,
  330. (cmd[7]<<8)|cmd[8], count, drive->count);
  331. }
  332. if(!(inb(ctlr->ctlport+As) & Bsy)){
  333. for(i = 1; i < 7; i++)
  334. print(" 0x%2.2uX", inb(ctlr->cmdport+i));
  335. print(" 0x%2.2uX\n", inb(ctlr->ctlport+As));
  336. }
  337. if(drive->command == Cwd || drive->command == Crd){
  338. bmiba = ctlr->bmiba;
  339. prd = ctlr->prdt;
  340. print("bmicx %2.2uX bmisx %2.2uX prdt %8.8p\n",
  341. inb(bmiba+Bmicx), inb(bmiba+Bmisx), prd);
  342. for(;;){
  343. print("pa 0x%8.8luX count %8.8uX\n",
  344. prd->pa, prd->count);
  345. if(prd->count & PrdEOT)
  346. break;
  347. prd++;
  348. }
  349. }
  350. if(ctlr->pcidev && ctlr->pcidev->vid == 0x8086){
  351. p = ctlr->pcidev;
  352. print("0x40: %4.4uX 0x42: %4.4uX",
  353. pcicfgr16(p, 0x40), pcicfgr16(p, 0x42));
  354. print("0x48: %2.2uX\n", pcicfgr8(p, 0x48));
  355. print("0x4A: %4.4uX\n", pcicfgr16(p, 0x4A));
  356. }
  357. }
  358. static int
  359. atadebug(int cmdport, int ctlport, char* fmt, ...)
  360. {
  361. int i, n;
  362. va_list arg;
  363. char buf[PRINTSIZE];
  364. if(!(DEBUG & DbgPROBE)){
  365. USED(cmdport, ctlport, fmt);
  366. return 0;
  367. }
  368. va_start(arg, fmt);
  369. n = vseprint(buf, buf+sizeof(buf), fmt, arg) - buf;
  370. va_end(arg);
  371. if(cmdport){
  372. if(buf[n-1] == '\n')
  373. n--;
  374. n += snprint(buf+n, PRINTSIZE-n, " ataregs 0x%uX:",
  375. cmdport);
  376. for(i = Features; i < Command; i++)
  377. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2uX",
  378. inb(cmdport+i));
  379. if(ctlport)
  380. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2uX",
  381. inb(ctlport+As));
  382. n += snprint(buf+n, PRINTSIZE-n, "\n");
  383. }
  384. putstrn(buf, n);
  385. return n;
  386. }
  387. static int
  388. ataready(int cmdport, int ctlport, int dev, int reset, int ready, int micro)
  389. {
  390. int as;
  391. atadebug(cmdport, ctlport, "ataready: dev %uX reset %uX ready %uX",
  392. dev, reset, ready);
  393. for(;;){
  394. /*
  395. * Wait for the controller to become not busy and
  396. * possibly for a status bit to become true (usually
  397. * Drdy). Must change to the appropriate device
  398. * register set if necessary before testing for ready.
  399. * Always run through the loop at least once so it
  400. * can be used as a test for !Bsy.
  401. */
  402. as = inb(ctlport+As);
  403. if(as & reset){
  404. /* nothing to do */
  405. }
  406. else if(dev){
  407. outb(cmdport+Dh, dev);
  408. dev = 0;
  409. }
  410. else if(ready == 0 || (as & ready)){
  411. atadebug(0, 0, "ataready: %d 0x%2.2uX\n", micro, as);
  412. return as;
  413. }
  414. if(micro-- <= 0){
  415. atadebug(0, 0, "ataready: %d 0x%2.2uX\n", micro, as);
  416. break;
  417. }
  418. microdelay(1);
  419. }
  420. atadebug(cmdport, ctlport, "ataready: timeout");
  421. return -1;
  422. }
  423. /*
  424. static int
  425. atacsf(Drive* drive, vlong csf, int supported)
  426. {
  427. ushort *info;
  428. int cmdset, i, x;
  429. if(supported)
  430. info = &drive->info[Icsfs];
  431. else
  432. info = &drive->info[Icsfe];
  433. for(i = 0; i < 3; i++){
  434. x = (csf>>(16*i)) & 0xFFFF;
  435. if(x == 0)
  436. continue;
  437. cmdset = info[i];
  438. if(cmdset == 0 || cmdset == 0xFFFF)
  439. return 0;
  440. return cmdset & x;
  441. }
  442. return 0;
  443. }
  444. */
  445. static int
  446. atadone(void* arg)
  447. {
  448. return ((Ctlr*)arg)->done;
  449. }
  450. static int
  451. atarwmmode(Drive* drive, int cmdport, int ctlport, int dev)
  452. {
  453. int as, maxrwm, rwm;
  454. maxrwm = (drive->info[Imaxrwm] & 0xFF);
  455. if(maxrwm == 0)
  456. return 0;
  457. /*
  458. * Sometimes drives come up with the current count set
  459. * to 0; if so, set a suitable value, otherwise believe
  460. * the value in Irwm if the 0x100 bit is set.
  461. */
  462. if(drive->info[Irwm] & 0x100)
  463. rwm = (drive->info[Irwm] & 0xFF);
  464. else
  465. rwm = 0;
  466. if(rwm == 0)
  467. rwm = maxrwm;
  468. if(rwm > 16)
  469. rwm = 16;
  470. if(ataready(cmdport, ctlport, dev, Bsy|Drq, Drdy, 102*1000) < 0)
  471. return 0;
  472. outb(cmdport+Count, rwm);
  473. outb(cmdport+Command, Csm);
  474. microdelay(1);
  475. as = ataready(cmdport, ctlport, 0, Bsy, Drdy|Df|Err, 1000);
  476. inb(cmdport+Status);
  477. if(as < 0 || (as & (Df|Err)))
  478. return 0;
  479. drive->rwm = rwm;
  480. return rwm;
  481. }
  482. static int
  483. atadmamode(Drive* drive)
  484. {
  485. int dma;
  486. /*
  487. * Check if any DMA mode enabled.
  488. * Assumes the BIOS has picked and enabled the best.
  489. * This is completely passive at the moment, no attempt is
  490. * made to ensure the hardware is correctly set up.
  491. */
  492. dma = drive->info[Imwdma] & 0x0707;
  493. drive->dma = (dma>>8) & dma;
  494. if(drive->dma == 0 && (drive->info[Ivalid] & 0x04)){
  495. dma = drive->info[Iudma] & 0x7F7F;
  496. drive->dma = (dma>>8) & dma;
  497. if(drive->dma)
  498. drive->dma |= 'U'<<16;
  499. }
  500. return dma;
  501. }
  502. static int
  503. ataidentify(int cmdport, int ctlport, int dev, int pkt, void* info)
  504. {
  505. int as, command, drdy;
  506. if(pkt){
  507. command = Cidpkt;
  508. drdy = 0;
  509. }
  510. else{
  511. command = Cid;
  512. drdy = Drdy;
  513. }
  514. as = ataready(cmdport, ctlport, dev, Bsy|Drq, drdy, 103*1000);
  515. if(as < 0)
  516. return as;
  517. outb(cmdport+Command, command);
  518. microdelay(1);
  519. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 400*1000);
  520. if(as < 0)
  521. return -1;
  522. if(as & Err)
  523. return as;
  524. memset(info, 0, 512);
  525. inss(cmdport+Data, info, 256);
  526. inb(cmdport+Status);
  527. if(DEBUG & DbgIDENTIFY){
  528. int i;
  529. ushort *sp;
  530. sp = (ushort*)info;
  531. for(i = 0; i < 256; i++){
  532. if(i && (i%16) == 0)
  533. print("\n");
  534. print(" %4.4uX", *sp);
  535. sp++;
  536. }
  537. print("\n");
  538. }
  539. return 0;
  540. }
  541. static Drive*
  542. atadrive(int cmdport, int ctlport, int dev)
  543. {
  544. Drive *drive;
  545. int as, i, pkt;
  546. uchar buf[512], *p;
  547. ushort iconfig, *sp;
  548. atadebug(0, 0, "identify: port 0x%uX dev 0x%2.2uX\n", cmdport, dev);
  549. pkt = 1;
  550. retry:
  551. as = ataidentify(cmdport, ctlport, dev, pkt, buf);
  552. if(as < 0)
  553. return nil;
  554. if(as & Err){
  555. if(pkt == 0)
  556. return nil;
  557. pkt = 0;
  558. goto retry;
  559. }
  560. if((drive = malloc(sizeof(Drive))) == nil)
  561. return nil;
  562. drive->dev = dev;
  563. memmove(drive->info, buf, sizeof(drive->info));
  564. drive->sense[0] = 0x70;
  565. drive->sense[7] = sizeof(drive->sense)-7;
  566. drive->inquiry[2] = 2;
  567. drive->inquiry[3] = 2;
  568. drive->inquiry[4] = sizeof(drive->inquiry)-4;
  569. p = &drive->inquiry[8];
  570. sp = &drive->info[Imodel];
  571. for(i = 0; i < 20; i++){
  572. *p++ = *sp>>8;
  573. *p++ = *sp++;
  574. }
  575. drive->secsize = 512;
  576. /*
  577. * Beware the CompactFlash Association feature set.
  578. * Now, why this value in Iconfig just walks all over the bit
  579. * definitions used in the other parts of the ATA/ATAPI standards
  580. * is a mystery and a sign of true stupidity on someone's part.
  581. * Anyway, the standard says if this value is 0x848A then it's
  582. * CompactFlash and it's NOT a packet device.
  583. */
  584. iconfig = drive->info[Iconfig];
  585. if(iconfig != 0x848A && (iconfig & 0xC000) == 0x8000){
  586. if(iconfig & 0x01)
  587. drive->pkt = 16;
  588. else
  589. drive->pkt = 12;
  590. }
  591. else{
  592. if(drive->info[Ivalid] & 0x0001){
  593. drive->c = drive->info[Iccyl];
  594. drive->h = drive->info[Ichead];
  595. drive->s = drive->info[Icsec];
  596. }
  597. else{
  598. drive->c = drive->info[Ilcyl];
  599. drive->h = drive->info[Ilhead];
  600. drive->s = drive->info[Ilsec];
  601. }
  602. if(drive->info[Icapabilities] & Mlba){
  603. if(drive->info[Icsfs+1] & Maddr48){
  604. drive->sectors = drive->info[Ilba48]
  605. | (drive->info[Ilba48+1]<<16)
  606. | ((vlong)drive->info[Ilba48+2]<<32);
  607. drive->flags |= Lba48;
  608. }
  609. else{
  610. drive->sectors = (drive->info[Ilba+1]<<16)
  611. |drive->info[Ilba];
  612. }
  613. drive->dev |= Lba;
  614. }
  615. else
  616. drive->sectors = drive->c*drive->h*drive->s;
  617. atarwmmode(drive, cmdport, ctlport, dev);
  618. }
  619. atadmamode(drive);
  620. if(DEBUG & DbgCONFIG){
  621. print("dev %2.2uX port %uX config %4.4uX capabilities %4.4uX",
  622. dev, cmdport, iconfig, drive->info[Icapabilities]);
  623. print(" mwdma %4.4uX", drive->info[Imwdma]);
  624. if(drive->info[Ivalid] & 0x04)
  625. print(" udma %4.4uX", drive->info[Iudma]);
  626. print(" dma %8.8uX rwm %ud", drive->dma, drive->rwm);
  627. if(drive->flags&Lba48)
  628. print("\tLLBA sectors %lld", drive->sectors);
  629. print("\n");
  630. }
  631. return drive;
  632. }
  633. static void
  634. atasrst(int ctlport)
  635. {
  636. /*
  637. * Srst is a big stick and may cause problems if further
  638. * commands are tried before the drives become ready again.
  639. * Also, there will be problems here if overlapped commands
  640. * are ever supported.
  641. */
  642. microdelay(5);
  643. outb(ctlport+Dc, Srst);
  644. microdelay(5);
  645. outb(ctlport+Dc, 0);
  646. microdelay(2*1000);
  647. }
  648. static SDev*
  649. ataprobe(int cmdport, int ctlport, int irq)
  650. {
  651. Ctlr* ctlr;
  652. SDev *sdev;
  653. Drive *drive;
  654. int dev, error, rhi, rlo;
  655. if(ioalloc(cmdport, 8, 0, "atacmd") < 0) {
  656. print("ataprobe: Cannot allocate %X\n", cmdport);
  657. return nil;
  658. }
  659. if(ioalloc(ctlport+As, 1, 0, "atactl") < 0){
  660. print("ataprobe: Cannot allocate %X\n", ctlport + As);
  661. iofree(cmdport);
  662. return nil;
  663. }
  664. /*
  665. * Try to detect a floating bus.
  666. * Bsy should be cleared. If not, see if the cylinder registers
  667. * are read/write capable.
  668. * If the master fails, try the slave to catch slave-only
  669. * configurations.
  670. * There's no need to restore the tested registers as they will
  671. * be reset on any detected drives by the Cedd command.
  672. * All this indicates is that there is at least one drive on the
  673. * controller; when the non-existent drive is selected in a
  674. * single-drive configuration the registers of the existing drive
  675. * are often seen, only command execution fails.
  676. */
  677. dev = Dev0;
  678. if(inb(ctlport+As) & Bsy){
  679. outb(cmdport+Dh, dev);
  680. microdelay(1);
  681. trydev1:
  682. atadebug(cmdport, ctlport, "ataprobe bsy");
  683. outb(cmdport+Cyllo, 0xAA);
  684. outb(cmdport+Cylhi, 0x55);
  685. outb(cmdport+Sector, 0xFF);
  686. rlo = inb(cmdport+Cyllo);
  687. rhi = inb(cmdport+Cylhi);
  688. if(rlo != 0xAA && (rlo == 0xFF || rhi != 0x55)){
  689. if(dev == Dev1){
  690. release:
  691. iofree(cmdport);
  692. iofree(ctlport+As);
  693. return nil;
  694. }
  695. dev = Dev1;
  696. if(ataready(cmdport, ctlport, dev, Bsy, 0, 20*1000) < 0)
  697. goto trydev1;
  698. }
  699. }
  700. /*
  701. * Disable interrupts on any detected controllers.
  702. */
  703. outb(ctlport+Dc, Nien);
  704. tryedd1:
  705. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 105*1000) < 0){
  706. /*
  707. * There's something there, but it didn't come up clean,
  708. * so try hitting it with a big stick. The timing here is
  709. * wrong but this is a last-ditch effort and it sometimes
  710. * gets some marginal hardware back online.
  711. */
  712. atasrst(ctlport);
  713. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 106*1000) < 0)
  714. goto release;
  715. }
  716. /*
  717. * Can only get here if controller is not busy.
  718. * If there are drives Bsy will be set within 400nS,
  719. * must wait 2mS before testing Status.
  720. * Wait for the command to complete (6 seconds max).
  721. */
  722. outb(cmdport+Command, Cedd);
  723. delay(2);
  724. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 6*1000*1000) < 0)
  725. goto release;
  726. /*
  727. * If bit 0 of the error register is set then the selected drive
  728. * exists. This is enough to detect single-drive configurations.
  729. * However, if the master exists there is no way short of executing
  730. * a command to determine if a slave is present.
  731. * It appears possible to get here testing Dev0 although it doesn't
  732. * exist and the EDD won't take, so try again with Dev1.
  733. */
  734. error = inb(cmdport+Error);
  735. atadebug(cmdport, ctlport, "ataprobe: dev %uX", dev);
  736. if((error & ~0x80) != 0x01){
  737. if(dev == Dev1)
  738. goto release;
  739. dev = Dev1;
  740. goto tryedd1;
  741. }
  742. /*
  743. * At least one drive is known to exist, try to
  744. * identify it. If that fails, don't bother checking
  745. * any further.
  746. * If the one drive found is Dev0 and the EDD command
  747. * didn't indicate Dev1 doesn't exist, check for it.
  748. */
  749. if((drive = atadrive(cmdport, ctlport, dev)) == nil)
  750. goto release;
  751. if((ctlr = malloc(sizeof(Ctlr))) == nil){
  752. free(drive);
  753. goto release;
  754. }
  755. memset(ctlr, 0, sizeof(Ctlr));
  756. if((sdev = malloc(sizeof(SDev))) == nil){
  757. free(ctlr);
  758. free(drive);
  759. goto release;
  760. }
  761. memset(sdev, 0, sizeof(SDev));
  762. drive->ctlr = ctlr;
  763. if(dev == Dev0){
  764. ctlr->drive[0] = drive;
  765. if(!(error & 0x80)){
  766. /*
  767. * Always leave Dh pointing to a valid drive,
  768. * otherwise a subsequent call to ataready on
  769. * this controller may try to test a bogus Status.
  770. * Ataprobe is the only place possibly invalid
  771. * drives should be selected.
  772. */
  773. drive = atadrive(cmdport, ctlport, Dev1);
  774. if(drive != nil){
  775. drive->ctlr = ctlr;
  776. ctlr->drive[1] = drive;
  777. }
  778. else{
  779. outb(cmdport+Dh, Dev0);
  780. microdelay(1);
  781. }
  782. }
  783. }
  784. else
  785. ctlr->drive[1] = drive;
  786. ctlr->cmdport = cmdport;
  787. ctlr->ctlport = ctlport;
  788. ctlr->irq = irq;
  789. ctlr->tbdf = BUSUNKNOWN;
  790. ctlr->command = Cedd; /* debugging */
  791. sdev->ifc = &sdataifc;
  792. sdev->ctlr = ctlr;
  793. sdev->nunit = 2;
  794. ctlr->sdev = sdev;
  795. return sdev;
  796. }
  797. static void
  798. ataclear(SDev *sdev)
  799. {
  800. Ctlr* ctlr;
  801. ctlr = sdev->ctlr;
  802. iofree(ctlr->cmdport);
  803. iofree(ctlr->ctlport + As);
  804. if (ctlr->drive[0])
  805. free(ctlr->drive[0]);
  806. if (ctlr->drive[1])
  807. free(ctlr->drive[1]);
  808. if (sdev->name)
  809. free(sdev->name);
  810. if (sdev->unitflg)
  811. free(sdev->unitflg);
  812. if (sdev->unit)
  813. free(sdev->unit);
  814. free(ctlr);
  815. free(sdev);
  816. }
  817. static char *
  818. atastat(SDev *sdev, char *p, char *e)
  819. {
  820. Ctlr *ctlr = sdev->ctlr;
  821. return seprint(p, e, "%s ata port %X ctl %X irq %d\n",
  822. sdev->name, ctlr->cmdport, ctlr->ctlport, ctlr->irq);
  823. }
  824. static SDev*
  825. ataprobew(DevConf *cf)
  826. {
  827. if (cf->nports != 2)
  828. error(Ebadarg);
  829. return ataprobe(cf->ports[0].port, cf->ports[1].port, cf->intnum);
  830. }
  831. static int
  832. atasetsense(Drive* drive, int status, int key, int asc, int ascq)
  833. {
  834. drive->sense[2] = key;
  835. drive->sense[12] = asc;
  836. drive->sense[13] = ascq;
  837. return status;
  838. }
  839. static int
  840. atastandby(Drive* drive, int period)
  841. {
  842. Ctlr* ctlr;
  843. int cmdport, done;
  844. ctlr = drive->ctlr;
  845. drive->command = Cstandby;
  846. qlock(ctlr);
  847. cmdport = ctlr->cmdport;
  848. ilock(ctlr);
  849. outb(cmdport+Count, period);
  850. outb(cmdport+Dh, drive->dev);
  851. ctlr->done = 0;
  852. ctlr->curdrive = drive;
  853. ctlr->command = Cstandby; /* debugging */
  854. outb(cmdport+Command, Cstandby);
  855. iunlock(ctlr);
  856. while(waserror())
  857. ;
  858. tsleep(ctlr, atadone, ctlr, 30*1000);
  859. poperror();
  860. done = ctlr->done;
  861. qunlock(ctlr);
  862. if(!done || (drive->status & Err))
  863. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  864. return SDok;
  865. }
  866. static int
  867. atamodesense(Drive* drive, uchar* cmd)
  868. {
  869. int len;
  870. /*
  871. * Fake a vendor-specific request with page code 0,
  872. * return the drive info.
  873. */
  874. if((cmd[2] & 0x3F) != 0 && (cmd[2] & 0x3F) != 0x3F)
  875. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  876. len = (cmd[7]<<8)|cmd[8];
  877. if(len == 0)
  878. return SDok;
  879. if(len < 8+sizeof(drive->info))
  880. return atasetsense(drive, SDcheck, 0x05, 0x1A, 0);
  881. if(drive->data == nil || drive->dlen < len)
  882. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  883. memset(drive->data, 0, 8);
  884. drive->data[0] = sizeof(drive->info)>>8;
  885. drive->data[1] = sizeof(drive->info);
  886. memmove(drive->data+8, drive->info, sizeof(drive->info));
  887. drive->data += 8+sizeof(drive->info);
  888. return SDok;
  889. }
  890. static void
  891. atanop(Drive* drive, int subcommand)
  892. {
  893. Ctlr* ctlr;
  894. int as, cmdport, ctlport, timeo;
  895. /*
  896. * Attempt to abort a command by using NOP.
  897. * In response, the drive is supposed to set Abrt
  898. * in the Error register, set (Drdy|Err) in Status
  899. * and clear Bsy when done. However, some drives
  900. * (e.g. ATAPI Zip) just go Bsy then clear Status
  901. * when done, hence the timeout loop only on Bsy
  902. * and the forced setting of drive->error.
  903. */
  904. ctlr = drive->ctlr;
  905. cmdport = ctlr->cmdport;
  906. outb(cmdport+Features, subcommand);
  907. outb(cmdport+Dh, drive->dev);
  908. ctlr->command = Cnop; /* debugging */
  909. outb(cmdport+Command, Cnop);
  910. microdelay(1);
  911. ctlport = ctlr->ctlport;
  912. for(timeo = 0; timeo < 1000; timeo++){
  913. as = inb(ctlport+As);
  914. if(!(as & Bsy))
  915. break;
  916. microdelay(1);
  917. }
  918. drive->error |= Abrt;
  919. }
  920. static void
  921. ataabort(Drive* drive, int dolock)
  922. {
  923. /*
  924. * If NOP is available (packet commands) use it otherwise
  925. * must try a software reset.
  926. */
  927. if(dolock)
  928. ilock(drive->ctlr);
  929. if(drive->info[Icsfs] & Mnop)
  930. atanop(drive, 0);
  931. else{
  932. atasrst(drive->ctlr->ctlport);
  933. drive->error |= Abrt;
  934. }
  935. if(dolock)
  936. iunlock(drive->ctlr);
  937. }
  938. static int
  939. atadmasetup(Drive* drive, int len)
  940. {
  941. Prd *prd;
  942. ulong pa;
  943. Ctlr *ctlr;
  944. int bmiba, bmisx, count;
  945. pa = PCIWADDR(drive->data);
  946. if(pa & 0x03)
  947. return -1;
  948. ctlr = drive->ctlr;
  949. prd = ctlr->prdt;
  950. /*
  951. * Sometimes drives identify themselves as being DMA capable
  952. * although they are not on a busmastering controller.
  953. */
  954. if(prd == nil){
  955. drive->dmactl = 0;
  956. print("disabling dma: not on a busmastering controller\n");
  957. return -1;
  958. }
  959. for(;;){
  960. prd->pa = pa;
  961. count = PRDmaxio - (pa & (PRDmaxio-1));
  962. if(count >= len){
  963. prd->count = PrdEOT|(len & (PRDmaxio-1));
  964. break;
  965. }
  966. prd->count = count;
  967. len -= count;
  968. pa += count;
  969. prd++;
  970. }
  971. bmiba = ctlr->bmiba;
  972. outl(bmiba+Bmidtpx, PCIWADDR(ctlr->prdt));
  973. if(drive->write)
  974. outb(ctlr->bmiba+Bmicx, 0);
  975. else
  976. outb(ctlr->bmiba+Bmicx, Rwcon);
  977. bmisx = inb(bmiba+Bmisx);
  978. outb(bmiba+Bmisx, bmisx|Ideints|Idedmae);
  979. return 0;
  980. }
  981. static void
  982. atadmastart(Ctlr* ctlr, int write)
  983. {
  984. if(write)
  985. outb(ctlr->bmiba+Bmicx, Ssbm);
  986. else
  987. outb(ctlr->bmiba+Bmicx, Rwcon|Ssbm);
  988. }
  989. static int
  990. atadmastop(Ctlr* ctlr)
  991. {
  992. int bmiba;
  993. bmiba = ctlr->bmiba;
  994. outb(bmiba+Bmicx, inb(bmiba+Bmicx) & ~Ssbm);
  995. return inb(bmiba+Bmisx);
  996. }
  997. static void
  998. atadmainterrupt(Drive* drive, int count)
  999. {
  1000. Ctlr* ctlr;
  1001. int bmiba, bmisx;
  1002. ctlr = drive->ctlr;
  1003. bmiba = ctlr->bmiba;
  1004. bmisx = inb(bmiba+Bmisx);
  1005. switch(bmisx & (Ideints|Idedmae|Bmidea)){
  1006. case Bmidea:
  1007. /*
  1008. * Data transfer still in progress, nothing to do
  1009. * (this should never happen).
  1010. */
  1011. return;
  1012. case Ideints:
  1013. case Ideints|Bmidea:
  1014. /*
  1015. * Normal termination, tidy up.
  1016. */
  1017. drive->data += count;
  1018. break;
  1019. default:
  1020. /*
  1021. * What's left are error conditions (memory transfer
  1022. * problem) and the device is not done but the PRD is
  1023. * exhausted. For both cases must somehow tell the
  1024. * drive to abort.
  1025. */
  1026. ataabort(drive, 0);
  1027. break;
  1028. }
  1029. atadmastop(ctlr);
  1030. ctlr->done = 1;
  1031. }
  1032. static void
  1033. atapktinterrupt(Drive* drive)
  1034. {
  1035. Ctlr* ctlr;
  1036. int cmdport, len;
  1037. ctlr = drive->ctlr;
  1038. cmdport = ctlr->cmdport;
  1039. switch(inb(cmdport+Ir) & (/*Rel|*/Io|Cd)){
  1040. case Cd:
  1041. outss(cmdport+Data, drive->pktcmd, drive->pkt/2);
  1042. break;
  1043. case 0:
  1044. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  1045. if(drive->data+len > drive->limit){
  1046. atanop(drive, 0);
  1047. break;
  1048. }
  1049. outss(cmdport+Data, drive->data, len/2);
  1050. drive->data += len;
  1051. break;
  1052. case Io:
  1053. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  1054. if(drive->data+len > drive->limit){
  1055. atanop(drive, 0);
  1056. break;
  1057. }
  1058. inss(cmdport+Data, drive->data, len/2);
  1059. drive->data += len;
  1060. break;
  1061. case Io|Cd:
  1062. if(drive->pktdma)
  1063. atadmainterrupt(drive, drive->dlen);
  1064. else
  1065. ctlr->done = 1;
  1066. break;
  1067. }
  1068. }
  1069. static int
  1070. atapktio(Drive* drive, uchar* cmd, int clen)
  1071. {
  1072. Ctlr *ctlr;
  1073. int as, cmdport, ctlport, len, r, timeo;
  1074. if(cmd[0] == 0x5A && (cmd[2] & 0x3F) == 0)
  1075. return atamodesense(drive, cmd);
  1076. r = SDok;
  1077. drive->command = Cpkt;
  1078. memmove(drive->pktcmd, cmd, clen);
  1079. memset(drive->pktcmd+clen, 0, drive->pkt-clen);
  1080. drive->limit = drive->data+drive->dlen;
  1081. ctlr = drive->ctlr;
  1082. cmdport = ctlr->cmdport;
  1083. ctlport = ctlr->ctlport;
  1084. qlock(ctlr);
  1085. as = ataready(cmdport, ctlport, drive->dev, Bsy|Drq, 0, 107*1000);
  1086. /* used to test as&Chk as failure too, but some CD readers use that for media change */
  1087. if(as < 0){
  1088. qunlock(ctlr);
  1089. return -1;
  1090. }
  1091. ilock(ctlr);
  1092. if(drive->dlen && drive->dmactl && !atadmasetup(drive, drive->dlen))
  1093. drive->pktdma = Dma;
  1094. else
  1095. drive->pktdma = 0;
  1096. outb(cmdport+Features, drive->pktdma);
  1097. outb(cmdport+Count, 0);
  1098. outb(cmdport+Sector, 0);
  1099. len = 16*drive->secsize;
  1100. outb(cmdport+Bytelo, len);
  1101. outb(cmdport+Bytehi, len>>8);
  1102. outb(cmdport+Dh, drive->dev);
  1103. ctlr->done = 0;
  1104. ctlr->curdrive = drive;
  1105. ctlr->command = Cpkt; /* debugging */
  1106. if(drive->pktdma)
  1107. atadmastart(ctlr, drive->write);
  1108. outb(cmdport+Command, Cpkt);
  1109. if((drive->info[Iconfig] & Mdrq) != 0x0020){
  1110. microdelay(1);
  1111. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Chk, 4*1000);
  1112. if(as < 0 || (as & (Bsy|Chk))){
  1113. drive->status = as<0 ? 0 : as;
  1114. ctlr->curdrive = nil;
  1115. ctlr->done = 1;
  1116. r = SDtimeout;
  1117. }else
  1118. atapktinterrupt(drive);
  1119. }
  1120. iunlock(ctlr);
  1121. while(waserror())
  1122. ;
  1123. if(!drive->pktdma)
  1124. sleep(ctlr, atadone, ctlr);
  1125. else for(timeo = 0; !ctlr->done; timeo++){
  1126. tsleep(ctlr, atadone, ctlr, 1000);
  1127. if(ctlr->done)
  1128. break;
  1129. ilock(ctlr);
  1130. atadmainterrupt(drive, 0);
  1131. if(!drive->error && timeo > 10){
  1132. ataabort(drive, 0);
  1133. atadmastop(ctlr);
  1134. drive->dmactl = 0;
  1135. drive->error |= Abrt;
  1136. }
  1137. if(drive->error){
  1138. drive->status |= Chk;
  1139. ctlr->curdrive = nil;
  1140. }
  1141. iunlock(ctlr);
  1142. }
  1143. poperror();
  1144. qunlock(ctlr);
  1145. if(drive->status & Chk)
  1146. r = SDcheck;
  1147. return r;
  1148. }
  1149. static uchar cmd48[256] = {
  1150. [Crs] Crs48,
  1151. [Crd] Crd48,
  1152. [Crdq] Crdq48,
  1153. [Crsm] Crsm48,
  1154. [Cws] Cws48,
  1155. [Cwd] Cwd48,
  1156. [Cwdq] Cwdq48,
  1157. [Cwsm] Cwsm48,
  1158. };
  1159. static int
  1160. atageniostart(Drive* drive, vlong lba)
  1161. {
  1162. Ctlr *ctlr;
  1163. uchar cmd;
  1164. int as, c, cmdport, ctlport, h, len, s, use48;
  1165. use48 = 0;
  1166. if((drive->flags&Lba48always) || (lba>>28) || drive->count > 256){
  1167. if(!(drive->flags & Lba48))
  1168. return -1;
  1169. use48 = 1;
  1170. c = h = s = 0;
  1171. }
  1172. else if(drive->dev & Lba){
  1173. c = (lba>>8) & 0xFFFF;
  1174. h = (lba>>24) & 0x0F;
  1175. s = lba & 0xFF;
  1176. }
  1177. else{
  1178. c = lba/(drive->s*drive->h);
  1179. h = ((lba/drive->s) % drive->h);
  1180. s = (lba % drive->s) + 1;
  1181. }
  1182. ctlr = drive->ctlr;
  1183. cmdport = ctlr->cmdport;
  1184. ctlport = ctlr->ctlport;
  1185. if(ataready(cmdport, ctlport, drive->dev, Bsy|Drq, 0, 101*1000) < 0)
  1186. return -1;
  1187. ilock(ctlr);
  1188. if(drive->dmactl && !atadmasetup(drive, drive->count*drive->secsize)){
  1189. if(drive->write)
  1190. drive->command = Cwd;
  1191. else
  1192. drive->command = Crd;
  1193. }
  1194. else if(drive->rwmctl){
  1195. drive->block = drive->rwm*drive->secsize;
  1196. if(drive->write)
  1197. drive->command = Cwsm;
  1198. else
  1199. drive->command = Crsm;
  1200. }
  1201. else{
  1202. drive->block = drive->secsize;
  1203. if(drive->write)
  1204. drive->command = Cws;
  1205. else
  1206. drive->command = Crs;
  1207. }
  1208. drive->limit = drive->data + drive->count*drive->secsize;
  1209. cmd = drive->command;
  1210. if(use48){
  1211. outb(cmdport+Count, (drive->count>>8) & 0xFF);
  1212. outb(cmdport+Count, drive->count & 0XFF);
  1213. outb(cmdport+Lbalo, (lba>>24) & 0xFF);
  1214. outb(cmdport+Lbalo, lba & 0xFF);
  1215. outb(cmdport+Lbamid, (lba>>32) & 0xFF);
  1216. outb(cmdport+Lbamid, (lba>>8) & 0xFF);
  1217. outb(cmdport+Lbahi, (lba>>40) & 0xFF);
  1218. outb(cmdport+Lbahi, (lba>>16) & 0xFF);
  1219. outb(cmdport+Dh, drive->dev|Lba);
  1220. cmd = cmd48[cmd];
  1221. if(DEBUG & Dbg48BIT)
  1222. print("using 48-bit commands\n");
  1223. }
  1224. else{
  1225. outb(cmdport+Count, drive->count);
  1226. outb(cmdport+Sector, s);
  1227. outb(cmdport+Cyllo, c);
  1228. outb(cmdport+Cylhi, c>>8);
  1229. outb(cmdport+Dh, drive->dev|h);
  1230. }
  1231. ctlr->done = 0;
  1232. ctlr->curdrive = drive;
  1233. ctlr->command = drive->command; /* debugging */
  1234. outb(cmdport+Command, cmd);
  1235. switch(drive->command){
  1236. case Cws:
  1237. case Cwsm:
  1238. microdelay(1);
  1239. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 1000);
  1240. if(as < 0 || (as & Err)){
  1241. iunlock(ctlr);
  1242. return -1;
  1243. }
  1244. len = drive->block;
  1245. if(drive->data+len > drive->limit)
  1246. len = drive->limit-drive->data;
  1247. outss(cmdport+Data, drive->data, len/2);
  1248. break;
  1249. case Crd:
  1250. case Cwd:
  1251. atadmastart(ctlr, drive->write);
  1252. break;
  1253. }
  1254. iunlock(ctlr);
  1255. return 0;
  1256. }
  1257. static int
  1258. atagenioretry(Drive* drive)
  1259. {
  1260. if(drive->dmactl){
  1261. drive->dmactl = 0;
  1262. print("atagenioretry: disabling dma\n");
  1263. }
  1264. else if(drive->rwmctl)
  1265. drive->rwmctl = 0;
  1266. else
  1267. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1268. return SDretry;
  1269. }
  1270. static int
  1271. atagenio(Drive* drive, uchar* cmd, int)
  1272. {
  1273. uchar *p;
  1274. Ctlr *ctlr;
  1275. int count, max;
  1276. vlong lba, len;
  1277. /*
  1278. * Map SCSI commands into ATA commands for discs.
  1279. * Fail any command with a LUN except INQUIRY which
  1280. * will return 'logical unit not supported'.
  1281. */
  1282. if((cmd[1]>>5) && cmd[0] != 0x12)
  1283. return atasetsense(drive, SDcheck, 0x05, 0x25, 0);
  1284. switch(cmd[0]){
  1285. default:
  1286. return atasetsense(drive, SDcheck, 0x05, 0x20, 0);
  1287. case 0x00: /* test unit ready */
  1288. return SDok;
  1289. case 0x03: /* request sense */
  1290. if(cmd[4] < sizeof(drive->sense))
  1291. len = cmd[4];
  1292. else
  1293. len = sizeof(drive->sense);
  1294. if(drive->data && drive->dlen >= len){
  1295. memmove(drive->data, drive->sense, len);
  1296. drive->data += len;
  1297. }
  1298. return SDok;
  1299. case 0x12: /* inquiry */
  1300. if(cmd[4] < sizeof(drive->inquiry))
  1301. len = cmd[4];
  1302. else
  1303. len = sizeof(drive->inquiry);
  1304. if(drive->data && drive->dlen >= len){
  1305. memmove(drive->data, drive->inquiry, len);
  1306. drive->data += len;
  1307. }
  1308. return SDok;
  1309. case 0x1B: /* start/stop unit */
  1310. /*
  1311. * NOP for now, can use the power management feature
  1312. * set later.
  1313. */
  1314. return SDok;
  1315. case 0x25: /* read capacity */
  1316. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1317. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1318. if(drive->data == nil || drive->dlen < 8)
  1319. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1320. /*
  1321. * Read capacity returns the LBA of the last sector.
  1322. */
  1323. len = drive->sectors-1;
  1324. p = drive->data;
  1325. *p++ = len>>24;
  1326. *p++ = len>>16;
  1327. *p++ = len>>8;
  1328. *p++ = len;
  1329. len = drive->secsize;
  1330. *p++ = len>>24;
  1331. *p++ = len>>16;
  1332. *p++ = len>>8;
  1333. *p = len;
  1334. drive->data += 8;
  1335. return SDok;
  1336. case 0x9E: /* long read capacity */
  1337. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1338. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1339. if(drive->data == nil || drive->dlen < 8)
  1340. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1341. /*
  1342. * Read capacity returns the LBA of the last sector.
  1343. */
  1344. len = drive->sectors-1;
  1345. p = drive->data;
  1346. *p++ = len>>56;
  1347. *p++ = len>>48;
  1348. *p++ = len>>40;
  1349. *p++ = len>>32;
  1350. *p++ = len>>24;
  1351. *p++ = len>>16;
  1352. *p++ = len>>8;
  1353. *p++ = len;
  1354. len = drive->secsize;
  1355. *p++ = len>>24;
  1356. *p++ = len>>16;
  1357. *p++ = len>>8;
  1358. *p = len;
  1359. drive->data += 8;
  1360. return SDok;
  1361. case 0x28: /* read */
  1362. case 0x2A: /* write */
  1363. break;
  1364. case 0x5A:
  1365. return atamodesense(drive, cmd);
  1366. }
  1367. ctlr = drive->ctlr;
  1368. lba = (cmd[2]<<24)|(cmd[3]<<16)|(cmd[4]<<8)|cmd[5];
  1369. count = (cmd[7]<<8)|cmd[8];
  1370. if(drive->data == nil)
  1371. return SDok;
  1372. if(drive->dlen < count*drive->secsize)
  1373. count = drive->dlen/drive->secsize;
  1374. qlock(ctlr);
  1375. while(count){
  1376. max = (drive->flags&Lba48) ? 65536 : 256;
  1377. if(count > max)
  1378. drive->count = max;
  1379. else
  1380. drive->count = count;
  1381. if(atageniostart(drive, lba)){
  1382. ilock(ctlr);
  1383. atanop(drive, 0);
  1384. iunlock(ctlr);
  1385. qunlock(ctlr);
  1386. return atagenioretry(drive);
  1387. }
  1388. while(waserror())
  1389. ;
  1390. tsleep(ctlr, atadone, ctlr, 30*1000);
  1391. poperror();
  1392. if(!ctlr->done){
  1393. /*
  1394. * What should the above timeout be? In
  1395. * standby and sleep modes it could take as
  1396. * long as 30 seconds for a drive to respond.
  1397. * Very hard to get out of this cleanly.
  1398. */
  1399. atadumpstate(drive, cmd, lba, count);
  1400. ataabort(drive, 1);
  1401. qunlock(ctlr);
  1402. return atagenioretry(drive);
  1403. }
  1404. if(drive->status & Err){
  1405. qunlock(ctlr);
  1406. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1407. }
  1408. count -= drive->count;
  1409. lba += drive->count;
  1410. }
  1411. qunlock(ctlr);
  1412. return SDok;
  1413. }
  1414. static int
  1415. atario(SDreq* r)
  1416. {
  1417. Ctlr *ctlr;
  1418. Drive *drive;
  1419. SDunit *unit;
  1420. uchar cmd10[10], *cmdp, *p;
  1421. int clen, reqstatus, status;
  1422. unit = r->unit;
  1423. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil){
  1424. r->status = SDtimeout;
  1425. return SDtimeout;
  1426. }
  1427. drive = ctlr->drive[unit->subno];
  1428. /*
  1429. * Most SCSI commands can be passed unchanged except for
  1430. * the padding on the end. The few which require munging
  1431. * are not used internally. Mode select/sense(6) could be
  1432. * converted to the 10-byte form but it's not worth the
  1433. * effort. Read/write(6) are easy.
  1434. */
  1435. switch(r->cmd[0]){
  1436. case 0x08: /* read */
  1437. case 0x0A: /* write */
  1438. cmdp = cmd10;
  1439. memset(cmdp, 0, sizeof(cmd10));
  1440. cmdp[0] = r->cmd[0]|0x20;
  1441. cmdp[1] = r->cmd[1] & 0xE0;
  1442. cmdp[5] = r->cmd[3];
  1443. cmdp[4] = r->cmd[2];
  1444. cmdp[3] = r->cmd[1] & 0x0F;
  1445. cmdp[8] = r->cmd[4];
  1446. clen = sizeof(cmd10);
  1447. break;
  1448. default:
  1449. cmdp = r->cmd;
  1450. clen = r->clen;
  1451. break;
  1452. }
  1453. qlock(drive);
  1454. retry:
  1455. drive->write = r->write;
  1456. drive->data = r->data;
  1457. drive->dlen = r->dlen;
  1458. drive->status = 0;
  1459. drive->error = 0;
  1460. if(drive->pkt)
  1461. status = atapktio(drive, cmdp, clen);
  1462. else
  1463. status = atagenio(drive, cmdp, clen);
  1464. if(status == SDretry){
  1465. if(DbgDEBUG)
  1466. print("%s: retry: dma %8.8uX rwm %4.4uX\n",
  1467. unit->name, drive->dmactl, drive->rwmctl);
  1468. goto retry;
  1469. }
  1470. if(status == SDok){
  1471. atasetsense(drive, SDok, 0, 0, 0);
  1472. if(drive->data){
  1473. p = r->data;
  1474. r->rlen = drive->data - p;
  1475. }
  1476. else
  1477. r->rlen = 0;
  1478. }
  1479. else if(status == SDcheck && !(r->flags & SDnosense)){
  1480. drive->write = 0;
  1481. memset(cmd10, 0, sizeof(cmd10));
  1482. cmd10[0] = 0x03;
  1483. cmd10[1] = r->lun<<5;
  1484. cmd10[4] = sizeof(r->sense)-1;
  1485. drive->data = r->sense;
  1486. drive->dlen = sizeof(r->sense)-1;
  1487. drive->status = 0;
  1488. drive->error = 0;
  1489. if(drive->pkt)
  1490. reqstatus = atapktio(drive, cmd10, 6);
  1491. else
  1492. reqstatus = atagenio(drive, cmd10, 6);
  1493. if(reqstatus == SDok){
  1494. r->flags |= SDvalidsense;
  1495. atasetsense(drive, SDok, 0, 0, 0);
  1496. }
  1497. }
  1498. qunlock(drive);
  1499. r->status = status;
  1500. if(status != SDok)
  1501. return status;
  1502. /*
  1503. * Fix up any results.
  1504. * Many ATAPI CD-ROMs ignore the LUN field completely and
  1505. * return valid INQUIRY data. Patch the response to indicate
  1506. * 'logical unit not supported' if the LUN is non-zero.
  1507. */
  1508. switch(cmdp[0]){
  1509. case 0x12: /* inquiry */
  1510. if((p = r->data) == nil)
  1511. break;
  1512. if((cmdp[1]>>5) && (!drive->pkt || (p[0] & 0x1F) == 0x05))
  1513. p[0] = 0x7F;
  1514. /*FALLTHROUGH*/
  1515. default:
  1516. break;
  1517. }
  1518. return SDok;
  1519. }
  1520. static void
  1521. atainterrupt(Ureg*, void* arg)
  1522. {
  1523. Ctlr *ctlr;
  1524. Drive *drive;
  1525. int cmdport, len, status;
  1526. ctlr = arg;
  1527. ilock(ctlr);
  1528. if(inb(ctlr->ctlport+As) & Bsy){
  1529. iunlock(ctlr);
  1530. if(DEBUG & DbgBsy)
  1531. print("IBsy+");
  1532. return;
  1533. }
  1534. cmdport = ctlr->cmdport;
  1535. status = inb(cmdport+Status);
  1536. if((drive = ctlr->curdrive) == nil){
  1537. iunlock(ctlr);
  1538. if((DEBUG & DbgINL) && ctlr->command != Cedd)
  1539. print("Inil%2.2uX+", ctlr->command);
  1540. return;
  1541. }
  1542. if(status & Err)
  1543. drive->error = inb(cmdport+Error);
  1544. else switch(drive->command){
  1545. default:
  1546. drive->error = Abrt;
  1547. break;
  1548. case Crs:
  1549. case Crsm:
  1550. if(!(status & Drq)){
  1551. drive->error = Abrt;
  1552. break;
  1553. }
  1554. len = drive->block;
  1555. if(drive->data+len > drive->limit)
  1556. len = drive->limit-drive->data;
  1557. inss(cmdport+Data, drive->data, len/2);
  1558. drive->data += len;
  1559. if(drive->data >= drive->limit)
  1560. ctlr->done = 1;
  1561. break;
  1562. case Cws:
  1563. case Cwsm:
  1564. len = drive->block;
  1565. if(drive->data+len > drive->limit)
  1566. len = drive->limit-drive->data;
  1567. drive->data += len;
  1568. if(drive->data >= drive->limit){
  1569. ctlr->done = 1;
  1570. break;
  1571. }
  1572. if(!(status & Drq)){
  1573. drive->error = Abrt;
  1574. break;
  1575. }
  1576. len = drive->block;
  1577. if(drive->data+len > drive->limit)
  1578. len = drive->limit-drive->data;
  1579. outss(cmdport+Data, drive->data, len/2);
  1580. break;
  1581. case Cpkt:
  1582. atapktinterrupt(drive);
  1583. break;
  1584. case Crd:
  1585. case Cwd:
  1586. atadmainterrupt(drive, drive->count*drive->secsize);
  1587. break;
  1588. case Cstandby:
  1589. ctlr->done = 1;
  1590. break;
  1591. }
  1592. iunlock(ctlr);
  1593. if(drive->error){
  1594. status |= Err;
  1595. ctlr->done = 1;
  1596. }
  1597. if(ctlr->done){
  1598. ctlr->curdrive = nil;
  1599. drive->status = status;
  1600. wakeup(ctlr);
  1601. }
  1602. }
  1603. static SDev*
  1604. atapnp(void)
  1605. {
  1606. Ctlr *ctlr;
  1607. Pcidev *p;
  1608. int channel, ispc87415, pi, r;
  1609. SDev *legacy[2], *sdev, *head, *tail;
  1610. legacy[0] = legacy[1] = head = tail = nil;
  1611. if(sdev = ataprobe(0x1F0, 0x3F4, IrqATA0)){
  1612. head = tail = sdev;
  1613. legacy[0] = sdev;
  1614. }
  1615. if(sdev = ataprobe(0x170, 0x374, IrqATA1)){
  1616. if(head != nil)
  1617. tail->next = sdev;
  1618. else
  1619. head = sdev;
  1620. tail = sdev;
  1621. legacy[1] = sdev;
  1622. }
  1623. p = nil;
  1624. while(p = pcimatch(p, 0, 0)){
  1625. /*
  1626. * Look for devices with the correct class and sub-class
  1627. * code and known device and vendor ID; add native-mode
  1628. * channels to the list to be probed, save info for the
  1629. * compatibility mode channels.
  1630. * Note that the legacy devices should not be considered
  1631. * PCI devices by the interrupt controller.
  1632. * For both native and legacy, save info for busmastering
  1633. * if capable.
  1634. * Promise Ultra ATA/66 (PDC20262) appears to
  1635. * 1) give a sub-class of 'other mass storage controller'
  1636. * instead of 'IDE controller', regardless of whether it's
  1637. * the only controller or not;
  1638. * 2) put 0 in the programming interface byte (probably
  1639. * as a consequence of 1) above).
  1640. * Sub-class code 0x04 is 'RAID controller', e.g. VIA VT8237.
  1641. */
  1642. if(p->ccrb != 0x01)
  1643. continue;
  1644. if(p->ccru != 0x01 && p->ccru != 0x04 && p->ccru != 0x80)
  1645. continue;
  1646. pi = p->ccrp;
  1647. ispc87415 = 0;
  1648. switch((p->did<<16)|p->vid){
  1649. default:
  1650. continue;
  1651. case (0x0002<<16)|0x100B: /* NS PC87415 */
  1652. /*
  1653. * Disable interrupts on both channels until
  1654. * after they are probed for drives.
  1655. * This must be called before interrupts are
  1656. * enabled because the IRQ may be shared.
  1657. */
  1658. ispc87415 = 1;
  1659. pcicfgw32(p, 0x40, 0x00000300);
  1660. break;
  1661. case (0x1000<<16)|0x1042: /* PC-Tech RZ1000 */
  1662. /*
  1663. * Turn off prefetch. Overkill, but cheap.
  1664. */
  1665. r = pcicfgr32(p, 0x40);
  1666. r &= ~0x2000;
  1667. pcicfgw32(p, 0x40, r);
  1668. break;
  1669. case (0x4D38<<16)|0x105A: /* Promise PDC20262 */
  1670. case (0x4D30<<16)|0x105A: /* Promise PDC202xx */
  1671. case (0x4D68<<16)|0x105A: /* Promise PDC20268 */
  1672. case (0x4D69<<16)|0x105A: /* Promise Ultra/133 TX2 */
  1673. case (0x3373<<16)|0x105A: /* Promise 20378 RAID */
  1674. case (0x3149<<16)|0x1106: /* VIA VT8237 SATA/RAID */
  1675. case (0x3112<<16)|0x1095: /* SiL 3112 SATA (DMA busted?) */
  1676. case (0x3114<<16)|0x1095: /* SiL 3114 SATA/RAID */
  1677. pi = 0x85;
  1678. break;
  1679. case (0x0004<<16)|0x1103: /* HighPoint HPT366 */
  1680. pi = 0x85;
  1681. /*
  1682. * Turn off fast interrupt prediction.
  1683. */
  1684. if((r = pcicfgr8(p, 0x51)) & 0x80)
  1685. pcicfgw8(p, 0x51, r & ~0x80);
  1686. if((r = pcicfgr8(p, 0x55)) & 0x80)
  1687. pcicfgw8(p, 0x55, r & ~0x80);
  1688. break;
  1689. case (0x0640<<16)|0x1095: /* CMD 640B */
  1690. /*
  1691. * Bugfix code here...
  1692. */
  1693. break;
  1694. case (0x7441<<16)|0x1022: /* AMD 768 */
  1695. /*
  1696. * Set:
  1697. * 0x41 prefetch, postwrite;
  1698. * 0x43 FIFO configuration 1/2 and 1/2;
  1699. * 0x44 status register read retry;
  1700. * 0x46 DMA read and end of sector flush.
  1701. */
  1702. r = pcicfgr8(p, 0x41);
  1703. pcicfgw8(p, 0x41, r|0xF0);
  1704. r = pcicfgr8(p, 0x43);
  1705. pcicfgw8(p, 0x43, (r & 0x90)|0x2A);
  1706. r = pcicfgr8(p, 0x44);
  1707. pcicfgw8(p, 0x44, r|0x08);
  1708. r = pcicfgr8(p, 0x46);
  1709. pcicfgw8(p, 0x46, (r & 0x0C)|0xF0);
  1710. /*FALLTHROUGH*/
  1711. case (0x7469<<16)|0x1022: /* AMD 3111 */
  1712. /*
  1713. * This can probably be lumped in with the 768 above.
  1714. */
  1715. /*FALLTHROUGH*/
  1716. case (0x01BC<<16)|0x10DE: /* nVidia nForce1 */
  1717. case (0x0065<<16)|0x10DE: /* nVidia nForce2 */
  1718. case (0x0085<<16)|0x10DE: /* nVidia nForce2 MCP */
  1719. case (0x00D5<<16)|0x10DE: /* nVidia nForce3 */
  1720. case (0x00E5<<16)|0x10DE: /* nVidia nForce3 Pro */
  1721. case (0x0035<<16)|0x10DE: /* nVidia nForce3 MCP */
  1722. case (0x0053<<16)|0x10DE: /* nVidia nForce4 */
  1723. /*
  1724. * Ditto, although it may have a different base
  1725. * address for the registers (0x50?).
  1726. */
  1727. break;
  1728. case (0x0211<<16)|0x1166: /* ServerWorks IB6566 */
  1729. {
  1730. Pcidev *sb;
  1731. sb = pcimatch(nil, 0x1166, 0x0200);
  1732. if(sb == nil)
  1733. break;
  1734. r = pcicfgr32(sb, 0x64);
  1735. r &= ~0x2000;
  1736. pcicfgw32(sb, 0x64, r);
  1737. }
  1738. break;
  1739. case (0x5513<<16)|0x1039: /* SiS 962 */
  1740. case (0x0646<<16)|0x1095: /* CMD 646 */
  1741. case (0x0571<<16)|0x1106: /* VIA 82C686 */
  1742. case (0x1230<<16)|0x8086: /* 82371FB (PIIX) */
  1743. case (0x7010<<16)|0x8086: /* 82371SB (PIIX3) */
  1744. case (0x7111<<16)|0x8086: /* 82371[AE]B (PIIX4[E]) */
  1745. case (0x2411<<16)|0x8086: /* 82801AA (ICH) */
  1746. case (0x2421<<16)|0x8086: /* 82801AB (ICH0) */
  1747. case (0x244A<<16)|0x8086: /* 82801BA (ICH2, Mobile) */
  1748. case (0x244B<<16)|0x8086: /* 82801BA (ICH2, High-End) */
  1749. case (0x248A<<16)|0x8086: /* 82801CA (ICH3, Mobile) */
  1750. case (0x248B<<16)|0x8086: /* 82801CA (ICH3, High-End) */
  1751. case (0x24CA<<16)|0x8086: /* 82801DBM (ICH4, Mobile) */
  1752. case (0x24CB<<16)|0x8086: /* 82801DB (ICH4, High-End) */
  1753. case (0x24DB<<16)|0x8086: /* 82801EB (ICH5) */
  1754. case (0x266F<<16)|0x8086: /* 82801FB (ICH6) */
  1755. break;
  1756. }
  1757. for(channel = 0; channel < 2; channel++){
  1758. if(pi & (1<<(2*channel))){
  1759. sdev = ataprobe(p->mem[0+2*channel].bar & ~0x01,
  1760. p->mem[1+2*channel].bar & ~0x01,
  1761. p->intl);
  1762. if(sdev == nil)
  1763. continue;
  1764. ctlr = sdev->ctlr;
  1765. if(ispc87415) {
  1766. ctlr->ienable = pc87415ienable;
  1767. print("pc87415disable: not yet implemented\n");
  1768. }
  1769. if(head != nil)
  1770. tail->next = sdev;
  1771. else
  1772. head = sdev;
  1773. tail = sdev;
  1774. ctlr->tbdf = p->tbdf;
  1775. }
  1776. else if((sdev = legacy[channel]) == nil)
  1777. continue;
  1778. else
  1779. ctlr = sdev->ctlr;
  1780. ctlr->pcidev = p;
  1781. if(!(pi & 0x80))
  1782. continue;
  1783. ctlr->bmiba = (p->mem[4].bar & ~0x01) + channel*8;
  1784. }
  1785. }
  1786. if(0){
  1787. int port;
  1788. ISAConf isa;
  1789. /*
  1790. * Hack for PCMCIA drives.
  1791. * This will be tidied once we figure out how the whole
  1792. * removeable device thing is going to work.
  1793. */
  1794. memset(&isa, 0, sizeof(isa));
  1795. isa.port = 0x180; /* change this for your machine */
  1796. isa.irq = 11; /* change this for your machine */
  1797. port = isa.port+0x0C;
  1798. channel = pcmspecial("MK2001MPL", &isa);
  1799. if(channel == -1)
  1800. channel = pcmspecial("SunDisk", &isa);
  1801. if(channel == -1){
  1802. isa.irq = 10;
  1803. channel = pcmspecial("CF", &isa);
  1804. }
  1805. if(channel == -1){
  1806. isa.irq = 10;
  1807. channel = pcmspecial("OLYMPUS", &isa);
  1808. }
  1809. if(channel == -1){
  1810. port = isa.port+0x204;
  1811. channel = pcmspecial("ATA/ATAPI", &isa);
  1812. }
  1813. if(channel >= 0 && (sdev = ataprobe(isa.port, port, isa.irq)) != nil){
  1814. if(head != nil)
  1815. tail->next = sdev;
  1816. else
  1817. head = sdev;
  1818. }
  1819. }
  1820. return head;
  1821. }
  1822. static SDev*
  1823. atalegacy(int port, int irq)
  1824. {
  1825. return ataprobe(port, port+0x204, irq);
  1826. }
  1827. static SDev*
  1828. ataid(SDev* sdev)
  1829. {
  1830. int i;
  1831. Ctlr *ctlr;
  1832. char name[32];
  1833. /*
  1834. * Legacy controllers are always 'C' and 'D' and if
  1835. * they exist and have drives will be first in the list.
  1836. * If there are no active legacy controllers, native
  1837. * controllers start at 'C'.
  1838. */
  1839. if(sdev == nil)
  1840. return nil;
  1841. ctlr = sdev->ctlr;
  1842. if(ctlr->cmdport == 0x1F0 || ctlr->cmdport == 0x170)
  1843. i = 2;
  1844. else
  1845. i = 0;
  1846. while(sdev){
  1847. if(sdev->ifc == &sdataifc){
  1848. ctlr = sdev->ctlr;
  1849. if(ctlr->cmdport == 0x1F0)
  1850. sdev->idno = 'C';
  1851. else if(ctlr->cmdport == 0x170)
  1852. sdev->idno = 'D';
  1853. else{
  1854. sdev->idno = 'C'+i;
  1855. i++;
  1856. }
  1857. snprint(name, sizeof(name), "sd%c", sdev->idno);
  1858. kstrdup(&sdev->name, name);
  1859. }
  1860. sdev = sdev->next;
  1861. }
  1862. return nil;
  1863. }
  1864. static int
  1865. ataenable(SDev* sdev)
  1866. {
  1867. Ctlr *ctlr;
  1868. char name[32];
  1869. ctlr = sdev->ctlr;
  1870. if(ctlr->bmiba){
  1871. #define ALIGN (4 * 1024)
  1872. if(ctlr->pcidev != nil)
  1873. pcisetbme(ctlr->pcidev);
  1874. ctlr->prdt = mallocalign(Nprd*sizeof(Prd), 4, 0, 4*1024);
  1875. }
  1876. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  1877. intrenable(ctlr->irq, atainterrupt, ctlr, ctlr->tbdf, name);
  1878. outb(ctlr->ctlport+Dc, 0);
  1879. if(ctlr->ienable)
  1880. ctlr->ienable(ctlr);
  1881. return 1;
  1882. }
  1883. static int
  1884. atadisable(SDev *sdev)
  1885. {
  1886. Ctlr *ctlr;
  1887. char name[32];
  1888. ctlr = sdev->ctlr;
  1889. outb(ctlr->ctlport+Dc, Nien); /* disable interrupts */
  1890. if (ctlr->idisable)
  1891. ctlr->idisable(ctlr);
  1892. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  1893. intrdisable(ctlr->irq, atainterrupt, ctlr, ctlr->tbdf, name);
  1894. if (ctlr->bmiba) {
  1895. if (ctlr->pcidev)
  1896. pciclrbme(ctlr->pcidev);
  1897. free(ctlr->prdt);
  1898. }
  1899. return 0;
  1900. }
  1901. static int
  1902. atarctl(SDunit* unit, char* p, int l)
  1903. {
  1904. int n;
  1905. Ctlr *ctlr;
  1906. Drive *drive;
  1907. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  1908. return 0;
  1909. drive = ctlr->drive[unit->subno];
  1910. qlock(drive);
  1911. n = snprint(p, l, "config %4.4uX capabilities %4.4uX",
  1912. drive->info[Iconfig], drive->info[Icapabilities]);
  1913. if(drive->dma)
  1914. n += snprint(p+n, l-n, " dma %8.8uX dmactl %8.8uX",
  1915. drive->dma, drive->dmactl);
  1916. if(drive->rwm)
  1917. n += snprint(p+n, l-n, " rwm %ud rwmctl %ud",
  1918. drive->rwm, drive->rwmctl);
  1919. if(drive->flags&Lba48)
  1920. n += snprint(p+n, l-n, " lba48always %s",
  1921. (drive->flags&Lba48always) ? "on" : "off");
  1922. n += snprint(p+n, l-n, "\n");
  1923. if(drive->sectors){
  1924. n += snprint(p+n, l-n, "geometry %lld %d",
  1925. drive->sectors, drive->secsize);
  1926. if(drive->pkt == 0)
  1927. n += snprint(p+n, l-n, " %d %d %d",
  1928. drive->c, drive->h, drive->s);
  1929. n += snprint(p+n, l-n, "\n");
  1930. }
  1931. qunlock(drive);
  1932. return n;
  1933. }
  1934. static int
  1935. atawctl(SDunit* unit, Cmdbuf* cb)
  1936. {
  1937. int period;
  1938. Ctlr *ctlr;
  1939. Drive *drive;
  1940. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  1941. return 0;
  1942. drive = ctlr->drive[unit->subno];
  1943. qlock(drive);
  1944. if(waserror()){
  1945. qunlock(drive);
  1946. nexterror();
  1947. }
  1948. /*
  1949. * Dma and rwm control is passive at the moment,
  1950. * i.e. it is assumed that the hardware is set up
  1951. * correctly already either by the BIOS or when
  1952. * the drive was initially identified.
  1953. */
  1954. if(strcmp(cb->f[0], "dma") == 0){
  1955. if(cb->nf != 2 || drive->dma == 0)
  1956. error(Ebadctl);
  1957. if(strcmp(cb->f[1], "on") == 0)
  1958. drive->dmactl = drive->dma;
  1959. else if(strcmp(cb->f[1], "off") == 0)
  1960. drive->dmactl = 0;
  1961. else
  1962. error(Ebadctl);
  1963. }
  1964. else if(strcmp(cb->f[0], "rwm") == 0){
  1965. if(cb->nf != 2 || drive->rwm == 0)
  1966. error(Ebadctl);
  1967. if(strcmp(cb->f[1], "on") == 0)
  1968. drive->rwmctl = drive->rwm;
  1969. else if(strcmp(cb->f[1], "off") == 0)
  1970. drive->rwmctl = 0;
  1971. else
  1972. error(Ebadctl);
  1973. }
  1974. else if(strcmp(cb->f[0], "standby") == 0){
  1975. switch(cb->nf){
  1976. default:
  1977. error(Ebadctl);
  1978. case 2:
  1979. period = strtol(cb->f[1], 0, 0);
  1980. if(period && (period < 30 || period > 240*5))
  1981. error(Ebadctl);
  1982. period /= 5;
  1983. break;
  1984. }
  1985. if(atastandby(drive, period) != SDok)
  1986. error(Ebadctl);
  1987. }
  1988. else if(strcmp(cb->f[0], "lba48always") == 0){
  1989. if(cb->nf != 2 || !(drive->flags&Lba48))
  1990. error(Ebadctl);
  1991. if(strcmp(cb->f[1], "on") == 0)
  1992. drive->flags |= Lba48always;
  1993. else if(strcmp(cb->f[1], "off") == 0)
  1994. drive->flags &= ~Lba48always;
  1995. else
  1996. error(Ebadctl);
  1997. }
  1998. else
  1999. error(Ebadctl);
  2000. qunlock(drive);
  2001. poperror();
  2002. return 0;
  2003. }
  2004. SDifc sdataifc = {
  2005. "ata", /* name */
  2006. atapnp, /* pnp */
  2007. atalegacy, /* legacy */
  2008. ataid, /* id */
  2009. ataenable, /* enable */
  2010. atadisable, /* disable */
  2011. scsiverify, /* verify */
  2012. scsionline, /* online */
  2013. atario, /* rio */
  2014. atarctl, /* rctl */
  2015. atawctl, /* wctl */
  2016. scsibio, /* bio */
  2017. ataprobew, /* probe */
  2018. ataclear, /* clear */
  2019. atastat, /* stat */
  2020. };