ether83815.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111
  1. /*
  2. * National Semiconductor DP83815
  3. *
  4. * Supports only internal PHY and has been tested on:
  5. * Netgear FA311TX (using Netgear DS108 10/100 hub)
  6. * To do:
  7. * check Ethernet address;
  8. * test autonegotiation on 10 Mbit, and 100 Mbit full duplex;
  9. * external PHY via MII (should be common code for MII);
  10. * thresholds;
  11. * ring sizing;
  12. * physical link changes/disconnect;
  13. * push initialisation back to attach.
  14. *
  15. * C H Forsyth, forsyth@vitanuova.com, 18th June 2001.
  16. */
  17. #include "u.h"
  18. #include "../port/lib.h"
  19. #include "mem.h"
  20. #include "dat.h"
  21. #include "fns.h"
  22. #include "io.h"
  23. #include "../port/error.h"
  24. #include "../port/netif.h"
  25. #include "etherif.h"
  26. #define DEBUG (0)
  27. #define debug if(DEBUG)print
  28. enum {
  29. Nrde = 64,
  30. Ntde = 64,
  31. };
  32. #define Rbsz ROUNDUP(sizeof(Etherpkt)+4, 4)
  33. typedef struct Des {
  34. ulong next;
  35. int cmdsts;
  36. ulong addr;
  37. Block* bp;
  38. } Des;
  39. enum { /* cmdsts */
  40. Own = 1<<31, /* set by data producer to hand to consumer */
  41. More = 1<<30, /* more of packet in next descriptor */
  42. Intr = 1<<29, /* interrupt when device is done with it */
  43. Supcrc = 1<<28, /* suppress crc on transmit */
  44. Inccrc = 1<<28, /* crc included on receive (always) */
  45. Ok = 1<<27, /* packet ok */
  46. Size = 0xFFF, /* packet size in bytes */
  47. /* transmit */
  48. Txa = 1<<26, /* transmission aborted */
  49. Tfu = 1<<25, /* transmit fifo underrun */
  50. Crs = 1<<24, /* carrier sense lost */
  51. Td = 1<<23, /* transmission deferred */
  52. Ed = 1<<22, /* excessive deferral */
  53. Owc = 1<<21, /* out of window collision */
  54. Ec = 1<<20, /* excessive collisions */
  55. /* 19-16 collision count */
  56. /* receive */
  57. Rxa = 1<<26, /* receive aborted (same as Rxo) */
  58. Rxo = 1<<25, /* receive overrun */
  59. Dest = 3<<23, /* destination class */
  60. Drej= 0<<23, /* packet was rejected */
  61. Duni= 1<<23, /* unicast */
  62. Dmulti= 2<<23, /* multicast */
  63. Dbroad= 3<<23, /* broadcast */
  64. Long = 1<<22, /* too long packet received */
  65. Runt = 1<<21, /* packet less than 64 bytes */
  66. Ise = 1<<20, /* invalid symbol */
  67. Crce = 1<<19, /* invalid crc */
  68. Fae = 1<<18, /* frame alignment error */
  69. Lbp = 1<<17, /* loopback packet */
  70. Col = 1<<16, /* collision during receive */
  71. };
  72. enum { /* PCI vendor & device IDs */
  73. Nat83815 = (0x0020<<16)|0x100B,
  74. SiS = 0x1039,
  75. SiS900 = (0x0900<<16)|SiS,
  76. SiS7016 = (0x7016<<16)|SiS,
  77. SiS630bridge = 0x0008,
  78. /* SiS 900 PCI revision codes */
  79. SiSrev630s = 0x81,
  80. SiSrev630e = 0x82,
  81. SiSrev630ea1 = 0x83,
  82. SiSeenodeaddr = 8, /* short addr of SiS eeprom mac addr */
  83. SiS630eenodeaddr = 9, /* likewise for the 630 */
  84. Nseenodeaddr = 6, /* " for NS eeprom */
  85. };
  86. typedef struct Ctlr Ctlr;
  87. typedef struct Ctlr {
  88. int port;
  89. Pcidev* pcidev;
  90. Ctlr* next;
  91. int active;
  92. int id; /* (pcidev->did<<16)|pcidev->vid */
  93. ushort srom[0xB+1];
  94. uchar sromea[Eaddrlen]; /* MAC address */
  95. uchar fd; /* option or auto negotiation */
  96. int mbps;
  97. Lock lock;
  98. Des* rdr; /* receive descriptor ring */
  99. int nrdr; /* size of rdr */
  100. int rdrx; /* index into rdr */
  101. Lock tlock;
  102. Des* tdr; /* transmit descriptor ring */
  103. int ntdr; /* size of tdr */
  104. int tdrh; /* host index into tdr */
  105. int tdri; /* interface index into tdr */
  106. int ntq; /* descriptors active */
  107. int ntqmax;
  108. ulong rxa; /* receive statistics */
  109. ulong rxo;
  110. ulong rlong;
  111. ulong runt;
  112. ulong ise;
  113. ulong crce;
  114. ulong fae;
  115. ulong lbp;
  116. ulong col;
  117. ulong rxsovr;
  118. ulong rxorn;
  119. ulong txa; /* transmit statistics */
  120. ulong tfu;
  121. ulong crs;
  122. ulong td;
  123. ulong ed;
  124. ulong owc;
  125. ulong ec;
  126. ulong txurn;
  127. ulong dperr; /* system errors */
  128. ulong rmabt;
  129. ulong rtabt;
  130. ulong sserr;
  131. ulong rxsover;
  132. } Ctlr;
  133. static Ctlr* ctlrhead;
  134. static Ctlr* ctlrtail;
  135. enum {
  136. /* registers (could memory map) */
  137. Rcr= 0x00, /* command register */
  138. Rst= 1<<8,
  139. Rxr= 1<<5, /* receiver reset */
  140. Txr= 1<<4, /* transmitter reset */
  141. Rxd= 1<<3, /* receiver disable */
  142. Rxe= 1<<2, /* receiver enable */
  143. Txd= 1<<1, /* transmitter disable */
  144. Txe= 1<<0, /* transmitter enable */
  145. Rcfg= 0x04, /* configuration */
  146. Lnksts= 1<<31, /* link good */
  147. Speed100= 1<<30, /* 100 Mb/s link */
  148. Fdup= 1<<29, /* full duplex */
  149. Pol= 1<<28, /* polarity reversal (10baseT) */
  150. Aneg_dn= 1<<27, /* autonegotiation done */
  151. Pint_acen= 1<<17, /* PHY interrupt auto clear enable */
  152. Pause_adv= 1<<16, /* advertise pause during auto neg */
  153. Paneg_ena= 1<<13, /* auto negotiation enable */
  154. Paneg_all= 7<<13, /* auto negotiation enable 10/100 half & full */
  155. Ext_phy= 1<<12, /* enable MII for external PHY */
  156. Phy_rst= 1<<10, /* reset internal PHY */
  157. Phy_dis= 1<<9, /* disable internal PHY (eg, low power) */
  158. Req_alg= 1<<7, /* PCI bus request: set means less aggressive */
  159. Sb= 1<<6, /* single slot back-off not random */
  160. Pow= 1<<5, /* out of window timer selection */
  161. Exd= 1<<4, /* disable excessive deferral timer */
  162. Pesel= 1<<3, /* parity error algorithm selection */
  163. Brom_dis= 1<<2, /* disable boot rom interface */
  164. Bem= 1<<0, /* big-endian mode */
  165. Rmear= 0x08, /* eeprom access */
  166. Mdc= 1<<6, /* MII mangement check */
  167. Mddir= 1<<5, /* MII management direction */
  168. Mdio= 1<<4, /* MII mangement data */
  169. Eesel= 1<<3, /* EEPROM chip select */
  170. Eeclk= 1<<2, /* EEPROM clock */
  171. Eedo= 1<<1, /* EEPROM data out (from chip) */
  172. Eedi= 1<<0, /* EEPROM data in (to chip) */
  173. Rptscr= 0x0C, /* pci test control */
  174. Risr= 0x10, /* interrupt status */
  175. Txrcmp= 1<<25, /* transmit reset complete */
  176. Rxrcmp= 1<<24, /* receiver reset complete */
  177. Dperr= 1<<23, /* detected parity error */
  178. Sserr= 1<<22, /* signalled system error */
  179. Rmabt= 1<<21, /* received master abort */
  180. Rtabt= 1<<20, /* received target abort */
  181. Rxsovr= 1<<16, /* RX status FIFO overrun */
  182. Hiberr= 1<<15, /* high bits error set (OR of 25-16) */
  183. Phy= 1<<14, /* PHY interrupt */
  184. Pme= 1<<13, /* power management event (wake online) */
  185. Swi= 1<<12, /* software interrupt */
  186. Mib= 1<<11, /* MIB service */
  187. Txurn= 1<<10, /* TX underrun */
  188. Txidle= 1<<9, /* TX idle */
  189. Txerr= 1<<8, /* TX packet error */
  190. Txdesc= 1<<7, /* TX descriptor (with Intr bit done) */
  191. Txok= 1<<6, /* TX ok */
  192. Rxorn= 1<<5, /* RX overrun */
  193. Rxidle= 1<<4, /* RX idle */
  194. Rxearly= 1<<3, /* RX early threshold */
  195. Rxerr= 1<<2, /* RX packet error */
  196. Rxdesc= 1<<1, /* RX descriptor (with Intr bit done) */
  197. Rxok= 1<<0, /* RX ok */
  198. Rimr= 0x14, /* interrupt mask */
  199. Rier= 0x18, /* interrupt enable */
  200. Ie= 1<<0, /* interrupt enable */
  201. Rtxdp= 0x20, /* transmit descriptor pointer */
  202. Rtxcfg= 0x24, /* transmit configuration */
  203. Csi= 1<<31, /* carrier sense ignore (needed for full duplex) */
  204. Hbi= 1<<30, /* heartbeat ignore (needed for full duplex) */
  205. Atp= 1<<28, /* automatic padding of runt packets */
  206. Mxdma= 7<<20, /* maximum dma transfer field */
  207. Mxdma32= 4<<20, /* 4x32-bit words (32 bytes) */
  208. Mxdma64= 5<<20, /* 8x32-bit words (64 bytes) */
  209. Flth= 0x3F<<8,/* Tx fill threshold, units of 32 bytes (must be > Mxdma) */
  210. Drth= 0x3F<<0,/* Tx drain threshold (units of 32 bytes) */
  211. Flth128= 4<<8, /* fill at 128 bytes */
  212. Drth512= 16<<0, /* drain at 512 bytes */
  213. Rrxdp= 0x30, /* receive descriptor pointer */
  214. Rrxcfg= 0x34, /* receive configuration */
  215. Atx= 1<<28, /* accept transmit packets (needed for full duplex) */
  216. Rdrth= 0x1F<<1,/* Rx drain threshold (units of 32 bytes) */
  217. Rdrth64= 2<<1, /* drain at 64 bytes */
  218. Rccsr= 0x3C, /* CLKRUN control/status */
  219. Pmests= 1<<15, /* PME status */
  220. Rwcsr= 0x40, /* wake on lan control/status */
  221. Rpcr= 0x44, /* pause control/status */
  222. Rrfcr= 0x48, /* receive filter/match control */
  223. Rfen= 1<<31, /* receive filter enable */
  224. Aab= 1<<30, /* accept all broadcast */
  225. Aam= 1<<29, /* accept all multicast */
  226. Aau= 1<<28, /* accept all unicast */
  227. Apm= 1<<27, /* accept on perfect match */
  228. Apat= 0xF<<23,/* accept on pattern match */
  229. Aarp= 1<<22, /* accept ARP */
  230. Mhen= 1<<21, /* multicast hash enable */
  231. Uhen= 1<<20, /* unicast hash enable */
  232. Ulm= 1<<19, /* U/L bit mask */
  233. /* bits 0-9 are rfaddr */
  234. Rrfdr= 0x4C, /* receive filter/match data */
  235. Rbrar= 0x50, /* boot rom address */
  236. Rbrdr= 0x54, /* boot rom data */
  237. Rsrr= 0x58, /* silicon revision */
  238. Rmibc= 0x5C, /* MIB control */
  239. /* 60-78 MIB data */
  240. /* PHY registers */
  241. Rbmcr= 0x80, /* basic mode configuration */
  242. Reset= 1<<15,
  243. Sel100= 1<<13, /* select 100Mb/sec if no auto neg */
  244. Anena= 1<<12, /* auto negotiation enable */
  245. Anrestart= 1<<9, /* restart auto negotiation */
  246. Selfdx= 1<<8, /* select full duplex if no auto neg */
  247. Rbmsr= 0x84, /* basic mode status */
  248. Ancomp= 1<<5, /* autonegotiation complete */
  249. Rphyidr1= 0x88,
  250. Rphyidr2= 0x8C,
  251. Ranar= 0x90, /* autonegotiation advertisement */
  252. Ranlpar= 0x94, /* autonegotiation link partner ability */
  253. Raner= 0x98, /* autonegotiation expansion */
  254. Rannptr= 0x9C, /* autonegotiation next page TX */
  255. Rphysts= 0xC0, /* PHY status */
  256. Rmicr= 0xC4, /* MII control */
  257. Inten= 1<<1, /* PHY interrupt enable */
  258. Rmisr= 0xC8, /* MII status */
  259. Rfcscr= 0xD0, /* false carrier sense counter */
  260. Rrecr= 0xD4, /* receive error counter */
  261. Rpcsr= 0xD8, /* 100Mb config/status */
  262. Rphycr= 0xE4, /* PHY control */
  263. Rtbscr= 0xE8, /* 10BaseT status/control */
  264. };
  265. /*
  266. * eeprom addresses
  267. * 7 to 9 (16 bit words): mac address, shifted and reversed
  268. */
  269. #define csr32r(c, r) (inl((c)->port+(r)))
  270. #define csr32w(c, r, l) (outl((c)->port+(r), (ulong)(l)))
  271. #define csr16r(c, r) (ins((c)->port+(r)))
  272. #define csr16w(c, r, l) (outs((c)->port+(r), (ulong)(l)))
  273. static void
  274. dumpcregs(Ctlr *ctlr)
  275. {
  276. int i;
  277. for(i=0; i<=0x5C; i+=4)
  278. print("%2.2ux %8.8lux\n", i, csr32r(ctlr, i));
  279. }
  280. static void
  281. promiscuous(void* arg, int on)
  282. {
  283. Ctlr *ctlr;
  284. ulong w;
  285. ctlr = ((Ether*)arg)->ctlr;
  286. ilock(&ctlr->lock);
  287. w = csr32r(ctlr, Rrfcr);
  288. if(on != ((w&Aau)!=0)){
  289. csr32w(ctlr, Rrfcr, w & ~Rfen);
  290. csr32w(ctlr, Rrfcr, Rfen | (w ^ Aau));
  291. }
  292. iunlock(&ctlr->lock);
  293. }
  294. static void
  295. attach(Ether* ether)
  296. {
  297. Ctlr *ctlr;
  298. ctlr = ether->ctlr;
  299. ilock(&ctlr->lock);
  300. if(0)
  301. dumpcregs(ctlr);
  302. csr32w(ctlr, Rcr, Rxe);
  303. iunlock(&ctlr->lock);
  304. }
  305. static long
  306. ifstat(Ether* ether, void* a, long n, ulong offset)
  307. {
  308. Ctlr *ctlr;
  309. char *buf, *p;
  310. int i, l, len;
  311. ctlr = ether->ctlr;
  312. ether->crcs = ctlr->crce;
  313. ether->frames = ctlr->runt+ctlr->ise+ctlr->rlong+ctlr->fae;
  314. ether->buffs = ctlr->rxorn+ctlr->tfu;
  315. ether->overflows = ctlr->rxsovr;
  316. if(n == 0)
  317. return 0;
  318. p = malloc(READSTR);
  319. l = snprint(p, READSTR, "Rxa: %lud\n", ctlr->rxa);
  320. l += snprint(p+l, READSTR-l, "Rxo: %lud\n", ctlr->rxo);
  321. l += snprint(p+l, READSTR-l, "Rlong: %lud\n", ctlr->rlong);
  322. l += snprint(p+l, READSTR-l, "Runt: %lud\n", ctlr->runt);
  323. l += snprint(p+l, READSTR-l, "Ise: %lud\n", ctlr->ise);
  324. l += snprint(p+l, READSTR-l, "Fae: %lud\n", ctlr->fae);
  325. l += snprint(p+l, READSTR-l, "Lbp: %lud\n", ctlr->lbp);
  326. l += snprint(p+l, READSTR-l, "Tfu: %lud\n", ctlr->tfu);
  327. l += snprint(p+l, READSTR-l, "Txa: %lud\n", ctlr->txa);
  328. l += snprint(p+l, READSTR-l, "CRC Error: %lud\n", ctlr->crce);
  329. l += snprint(p+l, READSTR-l, "Collision Seen: %lud\n", ctlr->col);
  330. l += snprint(p+l, READSTR-l, "Frame Too Long: %lud\n", ctlr->rlong);
  331. l += snprint(p+l, READSTR-l, "Runt Frame: %lud\n", ctlr->runt);
  332. l += snprint(p+l, READSTR-l, "Rx Underflow Error: %lud\n", ctlr->rxorn);
  333. l += snprint(p+l, READSTR-l, "Tx Underrun: %lud\n", ctlr->txurn);
  334. l += snprint(p+l, READSTR-l, "Excessive Collisions: %lud\n", ctlr->ec);
  335. l += snprint(p+l, READSTR-l, "Late Collision: %lud\n", ctlr->owc);
  336. l += snprint(p+l, READSTR-l, "Loss of Carrier: %lud\n", ctlr->crs);
  337. l += snprint(p+l, READSTR-l, "Parity: %lud\n", ctlr->dperr);
  338. l += snprint(p+l, READSTR-l, "Aborts: %lud\n", ctlr->rmabt+ctlr->rtabt);
  339. l += snprint(p+l, READSTR-l, "RX Status overrun: %lud\n", ctlr->rxsover);
  340. snprint(p+l, READSTR-l, "ntqmax: %d\n", ctlr->ntqmax);
  341. ctlr->ntqmax = 0;
  342. buf = a;
  343. len = readstr(offset, buf, n, p);
  344. if(offset > l)
  345. offset -= l;
  346. else
  347. offset = 0;
  348. buf += len;
  349. n -= len;
  350. l = snprint(p, READSTR, "srom:");
  351. for(i = 0; i < nelem(ctlr->srom); i++){
  352. if(i && ((i & 0x0F) == 0))
  353. l += snprint(p+l, READSTR-l, "\n ");
  354. l += snprint(p+l, READSTR-l, " %4.4uX", ctlr->srom[i]);
  355. }
  356. snprint(p+l, READSTR-l, "\n");
  357. len += readstr(offset, buf, n, p);
  358. free(p);
  359. return len;
  360. }
  361. static void
  362. txstart(Ether* ether)
  363. {
  364. Ctlr *ctlr;
  365. Block *bp;
  366. Des *des;
  367. int started;
  368. ctlr = ether->ctlr;
  369. started = 0;
  370. while(ctlr->ntq < ctlr->ntdr-1){
  371. bp = qget(ether->oq);
  372. if(bp == nil)
  373. break;
  374. des = &ctlr->tdr[ctlr->tdrh];
  375. des->bp = bp;
  376. des->addr = PADDR(bp->rp);
  377. ctlr->ntq++;
  378. coherence();
  379. des->cmdsts = Own | BLEN(bp);
  380. ctlr->tdrh = NEXT(ctlr->tdrh, ctlr->ntdr);
  381. started = 1;
  382. }
  383. if(started){
  384. coherence();
  385. csr32w(ctlr, Rcr, Txe); /* prompt */
  386. }
  387. if(ctlr->ntq > ctlr->ntqmax)
  388. ctlr->ntqmax = ctlr->ntq;
  389. }
  390. static void
  391. transmit(Ether* ether)
  392. {
  393. Ctlr *ctlr;
  394. ctlr = ether->ctlr;
  395. ilock(&ctlr->tlock);
  396. txstart(ether);
  397. iunlock(&ctlr->tlock);
  398. }
  399. static void
  400. txrxcfg(Ctlr *ctlr, int txdrth)
  401. {
  402. ulong rx, tx;
  403. rx = csr32r(ctlr, Rrxcfg);
  404. tx = csr32r(ctlr, Rtxcfg);
  405. if(ctlr->fd){
  406. rx |= Atx;
  407. tx |= Csi | Hbi;
  408. }else{
  409. rx &= ~Atx;
  410. tx &= ~(Csi | Hbi);
  411. }
  412. tx &= ~(Mxdma|Drth|Flth);
  413. tx |= Mxdma64 | Flth128 | txdrth;
  414. csr32w(ctlr, Rtxcfg, tx);
  415. rx &= ~(Mxdma|Rdrth);
  416. rx |= Mxdma64 | Rdrth64;
  417. csr32w(ctlr, Rrxcfg, rx);
  418. }
  419. static void
  420. interrupt(Ureg*, void* arg)
  421. {
  422. Ctlr *ctlr;
  423. Ether *ether;
  424. int len, status, cmdsts;
  425. Des *des;
  426. Block *bp;
  427. ether = arg;
  428. ctlr = ether->ctlr;
  429. while((status = csr32r(ctlr, Risr)) != 0){
  430. status &= ~(Pme|Mib);
  431. if(status & Hiberr){
  432. if(status & Rxsovr)
  433. ctlr->rxsover++;
  434. if(status & Sserr)
  435. ctlr->sserr++;
  436. if(status & Dperr)
  437. ctlr->dperr++;
  438. if(status & Rmabt)
  439. ctlr->rmabt++;
  440. if(status & Rtabt)
  441. ctlr->rtabt++;
  442. status &= ~(Hiberr|Txrcmp|Rxrcmp|Rxsovr|Dperr|Sserr|Rmabt|Rtabt);
  443. }
  444. /*
  445. * Received packets.
  446. */
  447. if(status & (Rxdesc|Rxok|Rxerr|Rxearly|Rxorn)){
  448. des = &ctlr->rdr[ctlr->rdrx];
  449. while((cmdsts = des->cmdsts) & Own){
  450. if((cmdsts&Ok) == 0){
  451. if(cmdsts & Rxa)
  452. ctlr->rxa++;
  453. if(cmdsts & Rxo)
  454. ctlr->rxo++;
  455. if(cmdsts & Long)
  456. ctlr->rlong++;
  457. if(cmdsts & Runt)
  458. ctlr->runt++;
  459. if(cmdsts & Ise)
  460. ctlr->ise++;
  461. if(cmdsts & Crce)
  462. ctlr->crce++;
  463. if(cmdsts & Fae)
  464. ctlr->fae++;
  465. if(cmdsts & Lbp)
  466. ctlr->lbp++;
  467. if(cmdsts & Col)
  468. ctlr->col++;
  469. }
  470. else if(bp = iallocb(Rbsz)){
  471. len = (cmdsts&Size)-4;
  472. if(len <= 0){
  473. debug("ns83815: packet len %d <=0\n", len);
  474. freeb(des->bp);
  475. }else{
  476. des->bp->wp = des->bp->rp+len;
  477. etheriq(ether, des->bp, 1);
  478. }
  479. des->bp = bp;
  480. des->addr = PADDR(bp->rp);
  481. coherence();
  482. }else{
  483. debug("ns83815: interrupt: iallocb for input buffer failed\n");
  484. des->bp->next = 0;
  485. }
  486. des->cmdsts = Rbsz;
  487. coherence();
  488. ctlr->rdrx = NEXT(ctlr->rdrx, ctlr->nrdr);
  489. des = &ctlr->rdr[ctlr->rdrx];
  490. }
  491. status &= ~(Rxdesc|Rxok|Rxerr|Rxearly|Rxorn);
  492. }
  493. /*
  494. * Check the transmit side:
  495. * check for Transmit Underflow and Adjust
  496. * the threshold upwards;
  497. * free any transmitted buffers and try to
  498. * top-up the ring.
  499. */
  500. if(status & Txurn){
  501. ctlr->txurn++;
  502. ilock(&ctlr->lock);
  503. /* change threshold */
  504. iunlock(&ctlr->lock);
  505. status &= ~(Txurn);
  506. }
  507. ilock(&ctlr->tlock);
  508. while(ctlr->ntq){
  509. des = &ctlr->tdr[ctlr->tdri];
  510. cmdsts = des->cmdsts;
  511. if(cmdsts & Own)
  512. break;
  513. if((cmdsts & Ok) == 0){
  514. if(cmdsts & Txa)
  515. ctlr->txa++;
  516. if(cmdsts & Tfu)
  517. ctlr->tfu++;
  518. if(cmdsts & Td)
  519. ctlr->td++;
  520. if(cmdsts & Ed)
  521. ctlr->ed++;
  522. if(cmdsts & Owc)
  523. ctlr->owc++;
  524. if(cmdsts & Ec)
  525. ctlr->ec++;
  526. ether->oerrs++;
  527. }
  528. freeb(des->bp);
  529. des->bp = nil;
  530. des->cmdsts = 0;
  531. ctlr->ntq--;
  532. ctlr->tdri = NEXT(ctlr->tdri, ctlr->ntdr);
  533. }
  534. txstart(ether);
  535. iunlock(&ctlr->tlock);
  536. status &= ~(Txurn|Txidle|Txerr|Txdesc|Txok);
  537. /*
  538. * Anything left not catered for?
  539. */
  540. if(status)
  541. print("#l%d: status %8.8uX\n", ether->ctlrno, status);
  542. }
  543. }
  544. static void
  545. ctlrinit(Ether* ether)
  546. {
  547. Ctlr *ctlr;
  548. Des *des, *last;
  549. ctlr = ether->ctlr;
  550. /*
  551. * Allocate suitable aligned descriptors
  552. * for the transmit and receive rings;
  553. * initialise the receive ring;
  554. * initialise the transmit ring;
  555. * unmask interrupts and start the transmit side.
  556. */
  557. des = xspanalloc((ctlr->nrdr+ctlr->ntdr)*sizeof(Des), 32, 0);
  558. ctlr->tdr = des;
  559. ctlr->rdr = des+ctlr->ntdr;
  560. last = nil;
  561. for(des = ctlr->rdr; des < &ctlr->rdr[ctlr->nrdr]; des++){
  562. des->bp = iallocb(Rbsz);
  563. if(des->bp == nil)
  564. error(Enomem);
  565. des->cmdsts = Rbsz;
  566. des->addr = PADDR(des->bp->rp);
  567. if(last != nil)
  568. last->next = PADDR(des);
  569. last = des;
  570. }
  571. ctlr->rdr[ctlr->nrdr-1].next = PADDR(ctlr->rdr);
  572. ctlr->rdrx = 0;
  573. csr32w(ctlr, Rrxdp, PADDR(ctlr->rdr));
  574. last = nil;
  575. for(des = ctlr->tdr; des < &ctlr->tdr[ctlr->ntdr]; des++){
  576. des->cmdsts = 0;
  577. des->bp = nil;
  578. des->addr = ~0;
  579. if(last != nil)
  580. last->next = PADDR(des);
  581. last = des;
  582. }
  583. ctlr->tdr[ctlr->ntdr-1].next = PADDR(ctlr->tdr);
  584. ctlr->tdrh = 0;
  585. ctlr->tdri = 0;
  586. csr32w(ctlr, Rtxdp, PADDR(ctlr->tdr));
  587. txrxcfg(ctlr, Drth512);
  588. csr32w(ctlr, Rimr, Dperr|Sserr|Rmabt|Rtabt|Rxsovr|Hiberr|Txurn|Txerr|Txdesc|Txok|Rxorn|Rxerr|Rxdesc|Rxok); /* Phy|Pme|Mib */
  589. csr32r(ctlr, Risr); /* clear status */
  590. csr32w(ctlr, Rier, Ie);
  591. }
  592. static void
  593. eeclk(Ctlr *ctlr, int clk)
  594. {
  595. csr32w(ctlr, Rmear, Eesel | clk);
  596. microdelay(2);
  597. }
  598. static void
  599. eeidle(Ctlr *ctlr)
  600. {
  601. int i;
  602. eeclk(ctlr, 0);
  603. eeclk(ctlr, Eeclk);
  604. for(i=0; i<25; i++){
  605. eeclk(ctlr, 0);
  606. eeclk(ctlr, Eeclk);
  607. }
  608. eeclk(ctlr, 0);
  609. csr32w(ctlr, Rmear, 0);
  610. microdelay(2);
  611. }
  612. static int
  613. eegetw(Ctlr *ctlr, int a)
  614. {
  615. int d, i, w, v;
  616. eeidle(ctlr);
  617. eeclk(ctlr, 0);
  618. eeclk(ctlr, Eeclk);
  619. d = 0x180 | a;
  620. for(i=0x400; i; i>>=1){
  621. v = (d & i) ? Eedi : 0;
  622. eeclk(ctlr, v);
  623. eeclk(ctlr, Eeclk|v);
  624. }
  625. eeclk(ctlr, 0);
  626. w = 0;
  627. for(i=0x8000; i; i >>= 1){
  628. eeclk(ctlr, Eeclk);
  629. if(csr32r(ctlr, Rmear) & Eedo)
  630. w |= i;
  631. microdelay(2);
  632. eeclk(ctlr, 0);
  633. }
  634. eeidle(ctlr);
  635. return w;
  636. }
  637. static void
  638. resetctlr(Ctlr *ctlr)
  639. {
  640. int i;
  641. csr32w(ctlr, Rcr, Rst);
  642. for(i=0;; i++){
  643. if(i > 100)
  644. panic("ns83815: soft reset did not complete");
  645. microdelay(250);
  646. if((csr32r(ctlr, Rcr) & Rst) == 0)
  647. break;
  648. delay(1);
  649. }
  650. }
  651. static void
  652. shutdown(Ether* ether)
  653. {
  654. Ctlr *ctlr = ether->ctlr;
  655. print("ether83815 shutting down\n");
  656. csr32w(ctlr, Rcr, Rxd|Txd); /* disable transceiver */
  657. resetctlr(ctlr);
  658. }
  659. static void
  660. softreset(Ctlr* ctlr, int resetphys)
  661. {
  662. int i, w;
  663. /*
  664. * Soft-reset the controller
  665. */
  666. resetctlr(ctlr);
  667. csr32w(ctlr, Rccsr, Pmests);
  668. csr32w(ctlr, Rccsr, 0);
  669. csr32w(ctlr, Rcfg, csr32r(ctlr, Rcfg) | Pint_acen);
  670. if(resetphys){
  671. /*
  672. * Soft-reset the PHY
  673. */
  674. csr32w(ctlr, Rbmcr, Reset);
  675. for(i=0;; i++){
  676. if(i > 100)
  677. panic("ns83815: PHY soft reset time out");
  678. if((csr32r(ctlr, Rbmcr) & Reset) == 0)
  679. break;
  680. delay(1);
  681. }
  682. }
  683. /*
  684. * Initialisation values, in sequence (see 4.4 Recommended Registers Configuration)
  685. */
  686. csr16w(ctlr, 0xCC, 0x0001); /* PGSEL */
  687. csr16w(ctlr, 0xE4, 0x189C); /* PMCCSR */
  688. csr16w(ctlr, 0xFC, 0x0000); /* TSTDAT */
  689. csr16w(ctlr, 0xF4, 0x5040); /* DSPCFG */
  690. csr16w(ctlr, 0xF8, 0x008C); /* SDCFG */
  691. /*
  692. * Auto negotiate
  693. */
  694. w = csr16r(ctlr, Rbmsr); /* clear latched bits */
  695. debug("anar: %4.4ux\n", csr16r(ctlr, Ranar));
  696. csr16w(ctlr, Rbmcr, Anena);
  697. if(csr16r(ctlr, Ranar) == 0 || (csr32r(ctlr, Rcfg) & Aneg_dn) == 0){
  698. csr16w(ctlr, Rbmcr, Anena|Anrestart);
  699. for(i=0;; i++){
  700. if(i > 6000){
  701. print("ns83815: auto neg timed out\n");
  702. break;
  703. }
  704. if((w = csr16r(ctlr, Rbmsr)) & Ancomp)
  705. break;
  706. delay(1);
  707. }
  708. debug("%d ms\n", i);
  709. w &= 0xFFFF;
  710. debug("bmsr: %4.4ux\n", w);
  711. }
  712. USED(w);
  713. debug("anar: %4.4ux\n", csr16r(ctlr, Ranar));
  714. debug("anlpar: %4.4ux\n", csr16r(ctlr, Ranlpar));
  715. debug("aner: %4.4ux\n", csr16r(ctlr, Raner));
  716. debug("physts: %4.4ux\n", csr16r(ctlr, Rphysts));
  717. debug("tbscr: %4.4ux\n", csr16r(ctlr, Rtbscr));
  718. }
  719. static int
  720. media(Ether* ether)
  721. {
  722. Ctlr* ctlr;
  723. ulong cfg;
  724. ctlr = ether->ctlr;
  725. cfg = csr32r(ctlr, Rcfg);
  726. ctlr->fd = (cfg & Fdup) != 0;
  727. if(cfg & Speed100)
  728. return 100;
  729. if((cfg & Lnksts) == 0)
  730. return 100; /* no link: use 100 to ensure larger queues */
  731. return 10;
  732. }
  733. static char* mediatable[9] = {
  734. "10BASE-T", /* TP */
  735. "10BASE-2", /* BNC */
  736. "10BASE-5", /* AUI */
  737. "100BASE-TX",
  738. "10BASE-TFD",
  739. "100BASE-TXFD",
  740. "100BASE-T4",
  741. "100BASE-FX",
  742. "100BASE-FXFD",
  743. };
  744. static int
  745. is630(ulong id, Pcidev *p)
  746. {
  747. if(id == SiS900)
  748. switch (p->rid) {
  749. case SiSrev630s:
  750. case SiSrev630e:
  751. case SiSrev630ea1:
  752. return 1;
  753. }
  754. return 0;
  755. }
  756. enum {
  757. MagicReg = 0x48,
  758. MagicRegSz = 1,
  759. Magicrden = 0x40, /* read enable, apparently */
  760. Paddr= 0x70, /* address port */
  761. Pdata= 0x71, /* data port */
  762. };
  763. /* rcmos() originally from LANL's SiS 900 driver's rcmos() */
  764. static int
  765. sisrdcmos(Ctlr *ctlr)
  766. {
  767. int i;
  768. unsigned reg;
  769. ulong port;
  770. Pcidev *p;
  771. debug("ns83815: SiS 630 rev. %ux reading mac address from cmos\n", ctlr->pcidev->rid);
  772. p = pcimatch(nil, SiS, SiS630bridge);
  773. if(p == nil) {
  774. print("ns83815: no SiS 630 rev. %ux bridge for mac addr\n",
  775. ctlr->pcidev->rid);
  776. return 0;
  777. }
  778. port = p->mem[0].bar & ~0x01;
  779. debug("ns83815: SiS 630 rev. %ux reading mac addr from cmos via bridge at port 0x%lux\n", ctlr->pcidev->rid, port);
  780. reg = pcicfgr8(p, MagicReg);
  781. pcicfgw8(p, MagicReg, reg|Magicrden);
  782. for (i = 0; i < Eaddrlen; i++) {
  783. outb(port+Paddr, SiS630eenodeaddr + i);
  784. ctlr->sromea[i] = inb(port+Pdata);
  785. }
  786. pcicfgw8(p, MagicReg, reg & ~Magicrden);
  787. return 1;
  788. }
  789. /*
  790. * If this is a SiS 630E chipset with an embedded SiS 900 controller,
  791. * we have to read the MAC address from the APC CMOS RAM. - sez freebsd.
  792. * However, CMOS *is* NVRAM normally. See devrtc.c:440, memory.c:88.
  793. */
  794. static void
  795. sissrom(Ctlr *ctlr)
  796. {
  797. union {
  798. uchar eaddr[Eaddrlen];
  799. ushort alignment;
  800. } ee;
  801. int i, off = SiSeenodeaddr, cnt = sizeof ee.eaddr / sizeof(short);
  802. ushort *shp = (ushort *)ee.eaddr;
  803. if(!is630(ctlr->id, ctlr->pcidev) || !sisrdcmos(ctlr)) {
  804. for (i = 0; i < cnt; i++)
  805. *shp++ = eegetw(ctlr, off++);
  806. memmove(ctlr->sromea, ee.eaddr, sizeof ctlr->sromea);
  807. }
  808. }
  809. static void
  810. nssrom(Ctlr* ctlr)
  811. {
  812. int i, j;
  813. for(i = 0; i < nelem(ctlr->srom); i++)
  814. ctlr->srom[i] = eegetw(ctlr, i);
  815. /*
  816. * the MAC address is reversed, straddling word boundaries
  817. */
  818. j = Nseenodeaddr*16 + 15;
  819. for(i=0; i<48; i++){
  820. ctlr->sromea[i>>3] |= ((ctlr->srom[j>>4] >> (15-(j&0xF))) & 1) << (i&7);
  821. j++;
  822. }
  823. }
  824. static void
  825. srom(Ctlr* ctlr)
  826. {
  827. memset(ctlr->sromea, 0, sizeof(ctlr->sromea));
  828. switch (ctlr->id) {
  829. case SiS900:
  830. case SiS7016:
  831. sissrom(ctlr);
  832. break;
  833. case Nat83815:
  834. nssrom(ctlr);
  835. break;
  836. default:
  837. print("ns83815: srom: unknown id 0x%ux\n", ctlr->id);
  838. break;
  839. }
  840. }
  841. static void
  842. scanpci83815(void)
  843. {
  844. Ctlr *ctlr;
  845. Pcidev *p;
  846. ulong id;
  847. p = nil;
  848. while(p = pcimatch(p, 0, 0)){
  849. if(p->ccrb != 0x02 || p->ccru != 0)
  850. continue;
  851. id = (p->did<<16)|p->vid;
  852. switch(id){
  853. default:
  854. continue;
  855. case Nat83815:
  856. break;
  857. case SiS900:
  858. break;
  859. }
  860. /*
  861. * bar[0] is the I/O port register address and
  862. * bar[1] is the memory-mapped register address.
  863. */
  864. ctlr = malloc(sizeof(Ctlr));
  865. ctlr->port = p->mem[0].bar & ~0x01;
  866. ctlr->pcidev = p;
  867. ctlr->id = id;
  868. if(ioalloc(ctlr->port, p->mem[0].size, 0, "ns83815") < 0){
  869. print("ns83815: port 0x%uX in use\n", ctlr->port);
  870. free(ctlr);
  871. continue;
  872. }
  873. softreset(ctlr, 0);
  874. srom(ctlr);
  875. if(ctlrhead != nil)
  876. ctlrtail->next = ctlr;
  877. else
  878. ctlrhead = ctlr;
  879. ctlrtail = ctlr;
  880. }
  881. }
  882. /* multicast already on, don't need to do anything */
  883. static void
  884. multicast(void*, uchar*, int)
  885. {
  886. }
  887. static int
  888. reset(Ether* ether)
  889. {
  890. Ctlr *ctlr;
  891. int i, x;
  892. ulong ctladdr;
  893. uchar ea[Eaddrlen];
  894. static int scandone;
  895. if(scandone == 0){
  896. scanpci83815();
  897. scandone = 1;
  898. }
  899. /*
  900. * Any adapter matches if no ether->port is supplied,
  901. * otherwise the ports must match.
  902. */
  903. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  904. if(ctlr->active)
  905. continue;
  906. if(ether->port == 0 || ether->port == ctlr->port){
  907. ctlr->active = 1;
  908. break;
  909. }
  910. }
  911. if(ctlr == nil)
  912. return -1;
  913. ether->ctlr = ctlr;
  914. ether->port = ctlr->port;
  915. ether->irq = ctlr->pcidev->intl;
  916. ether->tbdf = ctlr->pcidev->tbdf;
  917. /*
  918. * Check if the adapter's station address is to be overridden.
  919. * If not, read it from the EEPROM and set in ether->ea prior to
  920. * loading the station address in the hardware.
  921. */
  922. memset(ea, 0, Eaddrlen);
  923. if(memcmp(ea, ether->ea, Eaddrlen) == 0)
  924. memmove(ether->ea, ctlr->sromea, Eaddrlen);
  925. for(i=0; i<Eaddrlen; i+=2){
  926. x = ether->ea[i] | (ether->ea[i+1]<<8);
  927. ctladdr = (ctlr->id == Nat83815? i: i<<15);
  928. csr32w(ctlr, Rrfcr, ctladdr);
  929. csr32w(ctlr, Rrfdr, x);
  930. }
  931. csr32w(ctlr, Rrfcr, Rfen|Apm|Aab|Aam);
  932. ether->mbps = media(ether);
  933. /*
  934. * Look for a medium override in case there's no autonegotiation
  935. * the autonegotiation fails.
  936. */
  937. for(i = 0; i < ether->nopt; i++){
  938. if(cistrcmp(ether->opt[i], "FD") == 0){
  939. ctlr->fd = 1;
  940. continue;
  941. }
  942. for(x = 0; x < nelem(mediatable); x++){
  943. debug("compare <%s> <%s>\n", mediatable[x],
  944. ether->opt[i]);
  945. if(cistrcmp(mediatable[x], ether->opt[i]) == 0){
  946. if(x != 4 && x >= 3)
  947. ether->mbps = 100;
  948. else
  949. ether->mbps = 10;
  950. switch(x){
  951. default:
  952. ctlr->fd = 0;
  953. break;
  954. case 0x04: /* 10BASE-TFD */
  955. case 0x05: /* 100BASE-TXFD */
  956. case 0x08: /* 100BASE-FXFD */
  957. ctlr->fd = 1;
  958. break;
  959. }
  960. break;
  961. }
  962. }
  963. }
  964. /*
  965. * Initialise descriptor rings, ethernet address.
  966. */
  967. ctlr->nrdr = Nrde;
  968. ctlr->ntdr = Ntde;
  969. pcisetbme(ctlr->pcidev);
  970. ctlrinit(ether);
  971. /*
  972. * Linkage to the generic ethernet driver.
  973. */
  974. ether->attach = attach;
  975. ether->transmit = transmit;
  976. ether->interrupt = interrupt;
  977. ether->ifstat = ifstat;
  978. ether->arg = ether;
  979. ether->promiscuous = promiscuous;
  980. ether->multicast = multicast;
  981. ether->shutdown = shutdown;
  982. return 0;
  983. }
  984. void
  985. ether83815link(void)
  986. {
  987. addethercard("83815", reset);
  988. }