ether2114x.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671
  1. /*
  2. * Digital Semiconductor DECchip 2114x PCI Fast Ethernet LAN Controller.
  3. * To do:
  4. * thresholds;
  5. * ring sizing;
  6. * handle more error conditions;
  7. * tidy setup packet mess;
  8. * push initialisation back to attach;
  9. * full SROM decoding.
  10. */
  11. #include "u.h"
  12. #include "../port/lib.h"
  13. #include "mem.h"
  14. #include "dat.h"
  15. #include "fns.h"
  16. #include "io.h"
  17. #include "../port/error.h"
  18. #include "../port/netif.h"
  19. #include "etherif.h"
  20. #define DEBUG (0)
  21. #define debug if(DEBUG)print
  22. enum {
  23. Nrde = 64,
  24. Ntde = 64,
  25. };
  26. #define Rbsz ROUNDUP(sizeof(Etherpkt)+4, 4)
  27. enum { /* CRS0 - Bus Mode */
  28. Swr = 0x00000001, /* Software Reset */
  29. Bar = 0x00000002, /* Bus Arbitration */
  30. Dsl = 0x0000007C, /* Descriptor Skip Length (field) */
  31. Ble = 0x00000080, /* Big/Little Endian */
  32. Pbl = 0x00003F00, /* Programmable Burst Length (field) */
  33. Cal = 0x0000C000, /* Cache Alignment (field) */
  34. Cal8 = 0x00004000, /* 8 longword boundary alignment */
  35. Cal16 = 0x00008000, /* 16 longword boundary alignment */
  36. Cal32 = 0x0000C000, /* 32 longword boundary alignment */
  37. Tap = 0x000E0000, /* Transmit Automatic Polling (field) */
  38. Dbo = 0x00100000, /* Descriptor Byte Ordering Mode */
  39. Rml = 0x00200000, /* Read Multiple */
  40. };
  41. enum { /* CSR[57] - Status and Interrupt Enable */
  42. Ti = 0x00000001, /* Transmit Interrupt */
  43. Tps = 0x00000002, /* Transmit Process Stopped */
  44. Tu = 0x00000004, /* Transmit buffer Unavailable */
  45. Tjt = 0x00000008, /* Transmit Jabber Timeout */
  46. Unf = 0x00000020, /* transmit UNderFlow */
  47. Ri = 0x00000040, /* Receive Interrupt */
  48. Ru = 0x00000080, /* Receive buffer Unavailable */
  49. Rps = 0x00000100, /* Receive Process Stopped */
  50. Rwt = 0x00000200, /* Receive Watchdog Timeout */
  51. Eti = 0x00000400, /* Early Transmit Interrupt */
  52. Gte = 0x00000800, /* General purpose Timer Expired */
  53. Fbe = 0x00002000, /* Fatal Bus Error */
  54. Ais = 0x00008000, /* Abnormal Interrupt Summary */
  55. Nis = 0x00010000, /* Normal Interrupt Summary */
  56. Rs = 0x000E0000, /* Receive process State (field) */
  57. Ts = 0x00700000, /* Transmit process State (field) */
  58. Eb = 0x03800000, /* Error bits */
  59. };
  60. enum { /* CSR6 - Operating Mode */
  61. Hp = 0x00000001, /* Hash/Perfect receive filtering mode */
  62. Sr = 0x00000002, /* Start/stop Receive */
  63. Ho = 0x00000004, /* Hash-Only filtering mode */
  64. Pb = 0x00000008, /* Pass Bad frames */
  65. If = 0x00000010, /* Inverse Filtering */
  66. Sb = 0x00000020, /* Start/stop Backoff counter */
  67. Pr = 0x00000040, /* Promiscuous Mode */
  68. Pm = 0x00000080, /* Pass all Multicast */
  69. Fd = 0x00000200, /* Full Duplex mode */
  70. Om = 0x00000C00, /* Operating Mode (field) */
  71. Fc = 0x00001000, /* Force Collision */
  72. St = 0x00002000, /* Start/stop Transmission Command */
  73. Tr = 0x0000C000, /* ThReshold control bits (field) */
  74. Tr128 = 0x00000000,
  75. Tr256 = 0x00004000,
  76. Tr512 = 0x00008000,
  77. Tr1024 = 0x0000C000,
  78. Ca = 0x00020000, /* CApture effect enable */
  79. Ps = 0x00040000, /* Port Select */
  80. Hbd = 0x00080000, /* HeartBeat Disable */
  81. Imm = 0x00100000, /* IMMediate mode */
  82. Sf = 0x00200000, /* Store and Forward */
  83. Ttm = 0x00400000, /* Transmit Threshold Mode */
  84. Pcs = 0x00800000, /* PCS function */
  85. Scr = 0x01000000, /* SCRambler mode */
  86. Mbo = 0x02000000, /* Must Be One */
  87. Ra = 0x40000000, /* Receive All */
  88. Sc = 0x80000000, /* Special Capture effect enable */
  89. TrMODE = Tr512, /* default transmission threshold */
  90. };
  91. enum { /* CSR9 - ROM and MII Management */
  92. Scs = 0x00000001, /* serial ROM chip select */
  93. Sclk = 0x00000002, /* serial ROM clock */
  94. Sdi = 0x00000004, /* serial ROM data in */
  95. Sdo = 0x00000008, /* serial ROM data out */
  96. Ss = 0x00000800, /* serial ROM select */
  97. Wr = 0x00002000, /* write */
  98. Rd = 0x00004000, /* read */
  99. Mdc = 0x00010000, /* MII management clock */
  100. Mdo = 0x00020000, /* MII management write data */
  101. Mii = 0x00040000, /* MII management operation mode (W) */
  102. Mdi = 0x00080000, /* MII management data in */
  103. };
  104. enum { /* CSR12 - General-Purpose Port */
  105. Gpc = 0x00000100, /* General Purpose Control */
  106. };
  107. typedef struct Des {
  108. int status;
  109. int control;
  110. ulong addr;
  111. Block* bp;
  112. } Des;
  113. enum { /* status */
  114. Of = 0x00000001, /* Rx: OverFlow */
  115. Ce = 0x00000002, /* Rx: CRC Error */
  116. Db = 0x00000004, /* Rx: Dribbling Bit */
  117. Re = 0x00000008, /* Rx: Report on MII Error */
  118. Rw = 0x00000010, /* Rx: Receive Watchdog */
  119. Ft = 0x00000020, /* Rx: Frame Type */
  120. Cs = 0x00000040, /* Rx: Collision Seen */
  121. Tl = 0x00000080, /* Rx: Frame too Long */
  122. Ls = 0x00000100, /* Rx: Last deScriptor */
  123. Fs = 0x00000200, /* Rx: First deScriptor */
  124. Mf = 0x00000400, /* Rx: Multicast Frame */
  125. Rf = 0x00000800, /* Rx: Runt Frame */
  126. Dt = 0x00003000, /* Rx: Data Type (field) */
  127. De = 0x00004000, /* Rx: Descriptor Error */
  128. Fl = 0x3FFF0000, /* Rx: Frame Length (field) */
  129. Ff = 0x40000000, /* Rx: Filtering Fail */
  130. Def = 0x00000001, /* Tx: DEFerred */
  131. Uf = 0x00000002, /* Tx: UnderFlow error */
  132. Lf = 0x00000004, /* Tx: Link Fail report */
  133. Cc = 0x00000078, /* Tx: Collision Count (field) */
  134. Hf = 0x00000080, /* Tx: Heartbeat Fail */
  135. Ec = 0x00000100, /* Tx: Excessive Collisions */
  136. Lc = 0x00000200, /* Tx: Late Collision */
  137. Nc = 0x00000400, /* Tx: No Carrier */
  138. Lo = 0x00000800, /* Tx: LOss of carrier */
  139. To = 0x00004000, /* Tx: Transmission jabber timeOut */
  140. Es = 0x00008000, /* [RT]x: Error Summary */
  141. Own = 0x80000000, /* [RT]x: OWN bit */
  142. };
  143. enum { /* control */
  144. Bs1 = 0x000007FF, /* [RT]x: Buffer 1 Size */
  145. Bs2 = 0x003FF800, /* [RT]x: Buffer 2 Size */
  146. Ch = 0x01000000, /* [RT]x: second address CHained */
  147. Er = 0x02000000, /* [RT]x: End of Ring */
  148. Ft0 = 0x00400000, /* Tx: Filtering Type 0 */
  149. Dpd = 0x00800000, /* Tx: Disabled PaDding */
  150. Ac = 0x04000000, /* Tx: Add CRC disable */
  151. Set = 0x08000000, /* Tx: SETup packet */
  152. Ft1 = 0x10000000, /* Tx: Filtering Type 1 */
  153. Fseg = 0x20000000, /* Tx: First SEGment */
  154. Lseg = 0x40000000, /* Tx: Last SEGment */
  155. Ic = 0x80000000, /* Tx: Interrupt on Completion */
  156. };
  157. enum { /* PHY registers */
  158. Bmcr = 0, /* Basic Mode Control */
  159. Bmsr = 1, /* Basic Mode Status */
  160. Phyidr1 = 2, /* PHY Identifier #1 */
  161. Phyidr2 = 3, /* PHY Identifier #2 */
  162. Anar = 4, /* Auto-Negotiation Advertisment */
  163. Anlpar = 5, /* Auto-Negotiation Link Partner Ability */
  164. Aner = 6, /* Auto-Negotiation Expansion */
  165. };
  166. enum { /* Variants */
  167. Tulip0 = (0x0009<<16)|0x1011,
  168. Tulip3 = (0x0019<<16)|0x1011,
  169. Pnic = (0x0002<<16)|0x11AD,
  170. Pnic2 = (0xC115<<16)|0x11AD,
  171. };
  172. typedef struct Ctlr Ctlr;
  173. typedef struct Ctlr {
  174. int port;
  175. Pcidev* pcidev;
  176. Ctlr* next;
  177. int active;
  178. int id; /* (pcidev->did<<16)|pcidev->vid */
  179. uchar* srom;
  180. int sromsz; /* address size in bits */
  181. uchar* sromea; /* MAC address */
  182. uchar* leaf;
  183. int sct; /* selected connection type */
  184. int k; /* info block count */
  185. uchar* infoblock[16];
  186. int sctk; /* sct block index */
  187. int curk; /* current block index */
  188. uchar* type5block;
  189. int phy[32]; /* logical to physical map */
  190. int phyreset; /* reset bitmap */
  191. int curphyad;
  192. int fdx;
  193. int ttm;
  194. uchar fd; /* option */
  195. int medium; /* option */
  196. int csr6; /* CSR6 - operating mode */
  197. int mask; /* CSR[57] - interrupt mask */
  198. int mbps;
  199. Lock lock;
  200. Des* rdr; /* receive descriptor ring */
  201. int nrdr; /* size of rdr */
  202. int rdrx; /* index into rdr */
  203. Lock tlock;
  204. Des* tdr; /* transmit descriptor ring */
  205. int ntdr; /* size of tdr */
  206. int tdrh; /* host index into tdr */
  207. int tdri; /* interface index into tdr */
  208. int ntq; /* descriptors active */
  209. int ntqmax;
  210. Block* setupbp;
  211. ulong of; /* receive statistics */
  212. ulong ce;
  213. ulong cs;
  214. ulong tl;
  215. ulong rf;
  216. ulong de;
  217. ulong ru;
  218. ulong rps;
  219. ulong rwt;
  220. ulong uf; /* transmit statistics */
  221. ulong ec;
  222. ulong lc;
  223. ulong nc;
  224. ulong lo;
  225. ulong to;
  226. ulong tps;
  227. ulong tu;
  228. ulong tjt;
  229. ulong unf;
  230. } Ctlr;
  231. static Ctlr* ctlrhead;
  232. static Ctlr* ctlrtail;
  233. #define csr32r(c, r) (inl((c)->port+((r)*8)))
  234. #define csr32w(c, r, l) (outl((c)->port+((r)*8), (ulong)(l)))
  235. static void
  236. promiscuous(void* arg, int on)
  237. {
  238. Ctlr *ctlr;
  239. ctlr = ((Ether*)arg)->ctlr;
  240. ilock(&ctlr->lock);
  241. if(on)
  242. ctlr->csr6 |= Pr;
  243. else
  244. ctlr->csr6 &= ~Pr;
  245. csr32w(ctlr, 6, ctlr->csr6);
  246. iunlock(&ctlr->lock);
  247. }
  248. static void
  249. attach(Ether* ether)
  250. {
  251. Ctlr *ctlr;
  252. ctlr = ether->ctlr;
  253. ilock(&ctlr->lock);
  254. if(!(ctlr->csr6 & Sr)){
  255. ctlr->csr6 |= Sr;
  256. csr32w(ctlr, 6, ctlr->csr6);
  257. }
  258. iunlock(&ctlr->lock);
  259. }
  260. static long
  261. ifstat(Ether* ether, void* a, long n, ulong offset)
  262. {
  263. Ctlr *ctlr;
  264. char *buf, *p;
  265. int i, l, len;
  266. ctlr = ether->ctlr;
  267. ether->crcs = ctlr->ce;
  268. ether->frames = ctlr->rf+ctlr->cs;
  269. ether->buffs = ctlr->de+ctlr->tl;
  270. ether->overflows = ctlr->of;
  271. if(n == 0)
  272. return 0;
  273. p = malloc(READSTR);
  274. l = snprint(p, READSTR, "Overflow: %lud\n", ctlr->of);
  275. l += snprint(p+l, READSTR-l, "Ru: %lud\n", ctlr->ru);
  276. l += snprint(p+l, READSTR-l, "Rps: %lud\n", ctlr->rps);
  277. l += snprint(p+l, READSTR-l, "Rwt: %lud\n", ctlr->rwt);
  278. l += snprint(p+l, READSTR-l, "Tps: %lud\n", ctlr->tps);
  279. l += snprint(p+l, READSTR-l, "Tu: %lud\n", ctlr->tu);
  280. l += snprint(p+l, READSTR-l, "Tjt: %lud\n", ctlr->tjt);
  281. l += snprint(p+l, READSTR-l, "Unf: %lud\n", ctlr->unf);
  282. l += snprint(p+l, READSTR-l, "CRC Error: %lud\n", ctlr->ce);
  283. l += snprint(p+l, READSTR-l, "Collision Seen: %lud\n", ctlr->cs);
  284. l += snprint(p+l, READSTR-l, "Frame Too Long: %lud\n", ctlr->tl);
  285. l += snprint(p+l, READSTR-l, "Runt Frame: %lud\n", ctlr->rf);
  286. l += snprint(p+l, READSTR-l, "Descriptor Error: %lud\n", ctlr->de);
  287. l += snprint(p+l, READSTR-l, "Underflow Error: %lud\n", ctlr->uf);
  288. l += snprint(p+l, READSTR-l, "Excessive Collisions: %lud\n", ctlr->ec);
  289. l += snprint(p+l, READSTR-l, "Late Collision: %lud\n", ctlr->lc);
  290. l += snprint(p+l, READSTR-l, "No Carrier: %lud\n", ctlr->nc);
  291. l += snprint(p+l, READSTR-l, "Loss of Carrier: %lud\n", ctlr->lo);
  292. l += snprint(p+l, READSTR-l, "Transmit Jabber Timeout: %lud\n",
  293. ctlr->to);
  294. l += snprint(p+l, READSTR-l, "csr6: %luX %uX\n", csr32r(ctlr, 6),
  295. ctlr->csr6);
  296. snprint(p+l, READSTR-l, "ntqmax: %d\n", ctlr->ntqmax);
  297. ctlr->ntqmax = 0;
  298. buf = a;
  299. len = readstr(offset, buf, n, p);
  300. if(offset > l)
  301. offset -= l;
  302. else
  303. offset = 0;
  304. buf += len;
  305. n -= len;
  306. l = snprint(p, READSTR, "srom:");
  307. for(i = 0; i < (1<<(ctlr->sromsz)*sizeof(ushort)); i++){
  308. if(i && ((i & 0x0F) == 0))
  309. l += snprint(p+l, READSTR-l, "\n ");
  310. l += snprint(p+l, READSTR-l, " %2.2uX", ctlr->srom[i]);
  311. }
  312. snprint(p+l, READSTR-l, "\n");
  313. len += readstr(offset, buf, n, p);
  314. free(p);
  315. return len;
  316. }
  317. static void
  318. txstart(Ether* ether)
  319. {
  320. Ctlr *ctlr;
  321. Block *bp;
  322. Des *des;
  323. int control;
  324. ctlr = ether->ctlr;
  325. while(ctlr->ntq < (ctlr->ntdr-1)){
  326. if(ctlr->setupbp){
  327. bp = ctlr->setupbp;
  328. ctlr->setupbp = 0;
  329. control = Ic|Set|BLEN(bp);
  330. }
  331. else{
  332. bp = qget(ether->oq);
  333. if(bp == nil)
  334. break;
  335. control = Ic|Lseg|Fseg|BLEN(bp);
  336. }
  337. ctlr->tdr[PREV(ctlr->tdrh, ctlr->ntdr)].control &= ~Ic;
  338. des = &ctlr->tdr[ctlr->tdrh];
  339. des->bp = bp;
  340. des->addr = PCIWADDR(bp->rp);
  341. des->control |= control;
  342. ctlr->ntq++;
  343. coherence();
  344. des->status = Own;
  345. csr32w(ctlr, 1, 0);
  346. ctlr->tdrh = NEXT(ctlr->tdrh, ctlr->ntdr);
  347. }
  348. if(ctlr->ntq > ctlr->ntqmax)
  349. ctlr->ntqmax = ctlr->ntq;
  350. }
  351. static void
  352. transmit(Ether* ether)
  353. {
  354. Ctlr *ctlr;
  355. ctlr = ether->ctlr;
  356. ilock(&ctlr->tlock);
  357. txstart(ether);
  358. iunlock(&ctlr->tlock);
  359. }
  360. static void
  361. interrupt(Ureg*, void* arg)
  362. {
  363. Ctlr *ctlr;
  364. Ether *ether;
  365. int len, status;
  366. Des *des;
  367. Block *bp;
  368. ether = arg;
  369. ctlr = ether->ctlr;
  370. while((status = csr32r(ctlr, 5)) & (Nis|Ais)){
  371. /*
  372. * Acknowledge the interrupts and mask-out
  373. * the ones that are implicitly handled.
  374. */
  375. csr32w(ctlr, 5, status);
  376. status &= (ctlr->mask & ~(Nis|Ti));
  377. if(status & Ais){
  378. if(status & Tps)
  379. ctlr->tps++;
  380. if(status & Tu)
  381. ctlr->tu++;
  382. if(status & Tjt)
  383. ctlr->tjt++;
  384. if(status & Ru)
  385. ctlr->ru++;
  386. if(status & Rps)
  387. ctlr->rps++;
  388. if(status & Rwt)
  389. ctlr->rwt++;
  390. status &= ~(Ais|Rwt|Rps|Ru|Tjt|Tu|Tps);
  391. }
  392. /*
  393. * Received packets.
  394. */
  395. if(status & Ri){
  396. des = &ctlr->rdr[ctlr->rdrx];
  397. while(!(des->status & Own)){
  398. if(des->status & Es){
  399. if(des->status & Of)
  400. ctlr->of++;
  401. if(des->status & Ce)
  402. ctlr->ce++;
  403. if(des->status & Cs)
  404. ctlr->cs++;
  405. if(des->status & Tl)
  406. ctlr->tl++;
  407. if(des->status & Rf)
  408. ctlr->rf++;
  409. if(des->status & De)
  410. ctlr->de++;
  411. }
  412. else if(bp = iallocb(Rbsz)){
  413. len = ((des->status & Fl)>>16)-4;
  414. des->bp->wp = des->bp->rp+len;
  415. etheriq(ether, des->bp, 1);
  416. des->bp = bp;
  417. des->addr = PCIWADDR(bp->rp);
  418. }
  419. des->control &= Er;
  420. des->control |= Rbsz;
  421. coherence();
  422. des->status = Own;
  423. ctlr->rdrx = NEXT(ctlr->rdrx, ctlr->nrdr);
  424. des = &ctlr->rdr[ctlr->rdrx];
  425. }
  426. status &= ~Ri;
  427. }
  428. /*
  429. * Check the transmit side:
  430. * check for Transmit Underflow and Adjust
  431. * the threshold upwards;
  432. * free any transmitted buffers and try to
  433. * top-up the ring.
  434. */
  435. if(status & Unf){
  436. ctlr->unf++;
  437. ilock(&ctlr->lock);
  438. csr32w(ctlr, 6, ctlr->csr6 & ~St);
  439. switch(ctlr->csr6 & Tr){
  440. case Tr128:
  441. len = Tr256;
  442. break;
  443. case Tr256:
  444. len = Tr512;
  445. break;
  446. case Tr512:
  447. len = Tr1024;
  448. break;
  449. default:
  450. case Tr1024:
  451. len = Sf;
  452. break;
  453. }
  454. ctlr->csr6 = (ctlr->csr6 & ~Tr)|len;
  455. csr32w(ctlr, 6, ctlr->csr6);
  456. iunlock(&ctlr->lock);
  457. csr32w(ctlr, 5, Tps);
  458. status &= ~(Unf|Tps);
  459. }
  460. ilock(&ctlr->tlock);
  461. while(ctlr->ntq){
  462. des = &ctlr->tdr[ctlr->tdri];
  463. if(des->status & Own)
  464. break;
  465. if(des->status & Es){
  466. if(des->status & Uf)
  467. ctlr->uf++;
  468. if(des->status & Ec)
  469. ctlr->ec++;
  470. if(des->status & Lc)
  471. ctlr->lc++;
  472. if(des->status & Nc)
  473. ctlr->nc++;
  474. if(des->status & Lo)
  475. ctlr->lo++;
  476. if(des->status & To)
  477. ctlr->to++;
  478. ether->oerrs++;
  479. }
  480. freeb(des->bp);
  481. des->control &= Er;
  482. ctlr->ntq--;
  483. ctlr->tdri = NEXT(ctlr->tdri, ctlr->ntdr);
  484. }
  485. txstart(ether);
  486. iunlock(&ctlr->tlock);
  487. /*
  488. * Anything left not catered for?
  489. */
  490. if(status)
  491. panic("#l%d: status %8.8uX\n", ether->ctlrno, status);
  492. }
  493. }
  494. static void
  495. ctlrinit(Ether* ether)
  496. {
  497. Ctlr *ctlr;
  498. Des *des;
  499. Block *bp;
  500. int i;
  501. uchar bi[Eaddrlen*2];
  502. ctlr = ether->ctlr;
  503. /*
  504. * Allocate and initialise the receive ring;
  505. * allocate and initialise the transmit ring;
  506. * unmask interrupts and start the transmit side;
  507. * create and post a setup packet to initialise
  508. * the physical ethernet address.
  509. */
  510. ctlr->rdr = xspanalloc(ctlr->nrdr*sizeof(Des), 8*sizeof(ulong), 0);
  511. for(des = ctlr->rdr; des < &ctlr->rdr[ctlr->nrdr]; des++){
  512. des->bp = iallocb(Rbsz);
  513. if(des->bp == nil)
  514. panic("can't allocate ethernet receive ring\n");
  515. des->status = Own;
  516. des->control = Rbsz;
  517. des->addr = PCIWADDR(des->bp->rp);
  518. }
  519. ctlr->rdr[ctlr->nrdr-1].control |= Er;
  520. ctlr->rdrx = 0;
  521. csr32w(ctlr, 3, PCIWADDR(ctlr->rdr));
  522. ctlr->tdr = xspanalloc(ctlr->ntdr*sizeof(Des), 8*sizeof(ulong), 0);
  523. ctlr->tdr[ctlr->ntdr-1].control |= Er;
  524. ctlr->tdrh = 0;
  525. ctlr->tdri = 0;
  526. csr32w(ctlr, 4, PCIWADDR(ctlr->tdr));
  527. /*
  528. * Clear any bits in the Status Register (CSR5) as
  529. * the PNIC has a different reset value from a true 2114x.
  530. */
  531. ctlr->mask = Nis|Ais|Fbe|Rwt|Rps|Ru|Ri|Unf|Tjt|Tps|Ti;
  532. csr32w(ctlr, 5, ctlr->mask);
  533. csr32w(ctlr, 7, ctlr->mask);
  534. ctlr->csr6 |= St;
  535. csr32w(ctlr, 6, ctlr->csr6);
  536. for(i = 0; i < Eaddrlen/2; i++){
  537. bi[i*4] = ether->ea[i*2];
  538. bi[i*4+1] = ether->ea[i*2+1];
  539. bi[i*4+2] = ether->ea[i*2+1];
  540. bi[i*4+3] = ether->ea[i*2];
  541. }
  542. bp = iallocb(Eaddrlen*2*16);
  543. if(bp == nil)
  544. panic("can't allocate ethernet setup buffer\n");
  545. memset(bp->rp, 0xFF, sizeof(bi));
  546. for(i = sizeof(bi); i < sizeof(bi)*16; i += sizeof(bi))
  547. memmove(bp->rp+i, bi, sizeof(bi));
  548. bp->wp += sizeof(bi)*16;
  549. ctlr->setupbp = bp;
  550. ether->oq = qopen(256*1024, Qmsg, 0, 0);
  551. transmit(ether);
  552. }
  553. static void
  554. csr9w(Ctlr* ctlr, int data)
  555. {
  556. csr32w(ctlr, 9, data);
  557. microdelay(1);
  558. }
  559. static int
  560. miimdi(Ctlr* ctlr, int n)
  561. {
  562. int data, i;
  563. /*
  564. * Read n bits from the MII Management Register.
  565. */
  566. data = 0;
  567. for(i = n-1; i >= 0; i--){
  568. if(csr32r(ctlr, 9) & Mdi)
  569. data |= (1<<i);
  570. csr9w(ctlr, Mii|Mdc);
  571. csr9w(ctlr, Mii);
  572. }
  573. csr9w(ctlr, 0);
  574. return data;
  575. }
  576. static void
  577. miimdo(Ctlr* ctlr, int bits, int n)
  578. {
  579. int i, mdo;
  580. /*
  581. * Write n bits to the MII Management Register.
  582. */
  583. for(i = n-1; i >= 0; i--){
  584. if(bits & (1<<i))
  585. mdo = Mdo;
  586. else
  587. mdo = 0;
  588. csr9w(ctlr, mdo);
  589. csr9w(ctlr, mdo|Mdc);
  590. csr9w(ctlr, mdo);
  591. }
  592. }
  593. static int
  594. miir(Ctlr* ctlr, int phyad, int regad)
  595. {
  596. int data, i;
  597. if(ctlr->id == Pnic){
  598. i = 1000;
  599. csr32w(ctlr, 20, 0x60020000|(phyad<<23)|(regad<<18));
  600. do{
  601. microdelay(1);
  602. data = csr32r(ctlr, 20);
  603. }while((data & 0x80000000) && --i);
  604. if(i == 0)
  605. return -1;
  606. return data & 0xFFFF;
  607. }
  608. /*
  609. * Preamble;
  610. * ST+OP+PHYAD+REGAD;
  611. * TA + 16 data bits.
  612. */
  613. miimdo(ctlr, 0xFFFFFFFF, 32);
  614. miimdo(ctlr, 0x1800|(phyad<<5)|regad, 14);
  615. data = miimdi(ctlr, 18);
  616. if(data & 0x10000)
  617. return -1;
  618. return data & 0xFFFF;
  619. }
  620. static void
  621. miiw(Ctlr* ctlr, int phyad, int regad, int data)
  622. {
  623. /*
  624. * Preamble;
  625. * ST+OP+PHYAD+REGAD+TA + 16 data bits;
  626. * Z.
  627. */
  628. miimdo(ctlr, 0xFFFFFFFF, 32);
  629. data &= 0xFFFF;
  630. data |= (0x05<<(5+5+2+16))|(phyad<<(5+2+16))|(regad<<(2+16))|(0x02<<16);
  631. miimdo(ctlr, data, 32);
  632. csr9w(ctlr, Mdc);
  633. csr9w(ctlr, 0);
  634. }
  635. static int
  636. sromr(Ctlr* ctlr, int r)
  637. {
  638. int i, op, data, size;
  639. if(ctlr->id == Pnic){
  640. i = 1000;
  641. csr32w(ctlr, 19, 0x600|r);
  642. do{
  643. microdelay(1);
  644. data = csr32r(ctlr, 19);
  645. }while((data & 0x80000000) && --i);
  646. if(ctlr->sromsz == 0)
  647. ctlr->sromsz = 6;
  648. return csr32r(ctlr, 9) & 0xFFFF;
  649. }
  650. /*
  651. * This sequence for reading a 16-bit register 'r'
  652. * in the EEPROM is taken straight from Section
  653. * 7.4 of the 21140 Hardware Reference Manual.
  654. */
  655. reread:
  656. csr9w(ctlr, Rd|Ss);
  657. csr9w(ctlr, Rd|Ss|Scs);
  658. csr9w(ctlr, Rd|Ss|Sclk|Scs);
  659. csr9w(ctlr, Rd|Ss);
  660. op = 0x06;
  661. for(i = 3-1; i >= 0; i--){
  662. data = Rd|Ss|(((op>>i) & 0x01)<<2)|Scs;
  663. csr9w(ctlr, data);
  664. csr9w(ctlr, data|Sclk);
  665. csr9w(ctlr, data);
  666. }
  667. /*
  668. * First time through must work out the EEPROM size.
  669. */
  670. if((size = ctlr->sromsz) == 0)
  671. size = 8;
  672. for(size = size-1; size >= 0; size--){
  673. data = Rd|Ss|(((r>>size) & 0x01)<<2)|Scs;
  674. csr9w(ctlr, data);
  675. csr9w(ctlr, data|Sclk);
  676. csr9w(ctlr, data);
  677. microdelay(1);
  678. if(!(csr32r(ctlr, 9) & Sdo))
  679. break;
  680. }
  681. data = 0;
  682. for(i = 16-1; i >= 0; i--){
  683. csr9w(ctlr, Rd|Ss|Sclk|Scs);
  684. if(csr32r(ctlr, 9) & Sdo)
  685. data |= (1<<i);
  686. csr9w(ctlr, Rd|Ss|Scs);
  687. }
  688. csr9w(ctlr, 0);
  689. if(ctlr->sromsz == 0){
  690. ctlr->sromsz = 8-size;
  691. goto reread;
  692. }
  693. return data & 0xFFFF;
  694. }
  695. static void
  696. softreset(Ctlr* ctlr)
  697. {
  698. /*
  699. * Soft-reset the controller and initialise bus mode.
  700. * Delay should be >= 50 PCI cycles (2×S @ 25MHz).
  701. */
  702. csr32w(ctlr, 0, Swr);
  703. microdelay(10);
  704. csr32w(ctlr, 0, Rml|Cal16|Dbo);
  705. delay(1);
  706. }
  707. static int
  708. type5block(Ctlr* ctlr, uchar* block)
  709. {
  710. int csr15, i, len;
  711. /*
  712. * Reset or GPR sequence. Reset should be once only,
  713. * before the GPR sequence.
  714. * Note 'block' is not a pointer to the block head but
  715. * a pointer to the data in the block starting at the
  716. * reset length value so type5block can be used for the
  717. * sequences contained in type 1 and type 3 blocks.
  718. * The SROM docs state the 21140 type 5 block is the
  719. * same as that for the 21143, but the two controllers
  720. * use different registers and sequence-element lengths
  721. * so the 21140 code here is a guess for a real type 5
  722. * sequence.
  723. */
  724. len = *block++;
  725. if(ctlr->id != Tulip3){
  726. for(i = 0; i < len; i++){
  727. csr32w(ctlr, 12, *block);
  728. block++;
  729. }
  730. return len;
  731. }
  732. for(i = 0; i < len; i++){
  733. csr15 = *block++<<16;
  734. csr15 |= *block++<<24;
  735. csr32w(ctlr, 15, csr15);
  736. debug("%8.8uX ", csr15);
  737. }
  738. return 2*len;
  739. }
  740. static int
  741. typephylink(Ctlr* ctlr, uchar*)
  742. {
  743. int an, bmcr, bmsr, csr6, x;
  744. /*
  745. * Fail if
  746. * auto-negotiataion enabled but not complete;
  747. * no valid link established.
  748. */
  749. bmcr = miir(ctlr, ctlr->curphyad, Bmcr);
  750. miir(ctlr, ctlr->curphyad, Bmsr);
  751. bmsr = miir(ctlr, ctlr->curphyad, Bmsr);
  752. debug("bmcr 0x%2.2uX bmsr 0x%2.2uX\n", bmcr, bmsr);
  753. if(((bmcr & 0x1000) && !(bmsr & 0x0020)) || !(bmsr & 0x0004))
  754. return 0;
  755. if(bmcr & 0x1000){
  756. an = miir(ctlr, ctlr->curphyad, Anar);
  757. an &= miir(ctlr, ctlr->curphyad, Anlpar) & 0x3E0;
  758. debug("an 0x%2.uX 0x%2.2uX 0x%2.2uX\n",
  759. miir(ctlr, ctlr->curphyad, Anar),
  760. miir(ctlr, ctlr->curphyad, Anlpar),
  761. an);
  762. if(an & 0x0100)
  763. x = 0x4000;
  764. else if(an & 0x0080)
  765. x = 0x2000;
  766. else if(an & 0x0040)
  767. x = 0x1000;
  768. else if(an & 0x0020)
  769. x = 0x0800;
  770. else
  771. x = 0;
  772. }
  773. else if((bmcr & 0x2100) == 0x2100)
  774. x = 0x4000;
  775. else if(bmcr & 0x2000){
  776. /*
  777. * If FD capable, force it if necessary.
  778. */
  779. if((bmsr & 0x4000) && ctlr->fd){
  780. miiw(ctlr, ctlr->curphyad, Bmcr, 0x2100);
  781. x = 0x4000;
  782. }
  783. else
  784. x = 0x2000;
  785. }
  786. else if(bmcr & 0x0100)
  787. x = 0x1000;
  788. else
  789. x = 0x0800;
  790. csr6 = Sc|Mbo|Hbd|Ps|Ca|Sb|TrMODE;
  791. if(ctlr->fdx & x)
  792. csr6 |= Fd;
  793. if(ctlr->ttm & x)
  794. csr6 |= Ttm;
  795. debug("csr6 0x%8.8uX 0x%8.8uX 0x%8.8luX\n",
  796. csr6, ctlr->csr6, csr32r(ctlr, 6));
  797. if(csr6 != ctlr->csr6){
  798. ctlr->csr6 = csr6;
  799. csr32w(ctlr, 6, csr6);
  800. }
  801. return 1;
  802. }
  803. static int
  804. typephymode(Ctlr* ctlr, uchar* block, int wait)
  805. {
  806. uchar *p;
  807. int len, mc, nway, phyx, timeo;
  808. if(DEBUG){
  809. int i;
  810. len = (block[0] & ~0x80)+1;
  811. for(i = 0; i < len; i++)
  812. debug("%2.2uX ", block[i]);
  813. debug("\n");
  814. }
  815. if(block[1] == 1)
  816. len = 1;
  817. else if(block[1] == 3)
  818. len = 2;
  819. else
  820. return -1;
  821. /*
  822. * Snarf the media capabilities, nway advertisment,
  823. * FDX and TTM bitmaps.
  824. */
  825. p = &block[5+len*block[3]+len*block[4+len*block[3]]];
  826. mc = *p++;
  827. mc |= *p++<<8;
  828. nway = *p++;
  829. nway |= *p++<<8;
  830. ctlr->fdx = *p++;
  831. ctlr->fdx |= *p++<<8;
  832. ctlr->ttm = *p++;
  833. ctlr->ttm |= *p<<8;
  834. debug("mc %4.4uX nway %4.4uX fdx %4.4uX ttm %4.4uX\n",
  835. mc, nway, ctlr->fdx, ctlr->ttm);
  836. USED(mc);
  837. phyx = block[2];
  838. ctlr->curphyad = ctlr->phy[phyx];
  839. ctlr->csr6 = 0;//Sc|Mbo|Hbd|Ps|Ca|Sb|TrMODE;
  840. //csr32w(ctlr, 6, ctlr->csr6);
  841. if(typephylink(ctlr, block))
  842. return 0;
  843. if(!(ctlr->phyreset & (1<<phyx))){
  844. debug("reset seq: len %d: ", block[3]);
  845. if(ctlr->type5block)
  846. type5block(ctlr, &ctlr->type5block[2]);
  847. else
  848. type5block(ctlr, &block[4+len*block[3]]);
  849. debug("\n");
  850. ctlr->phyreset |= (1<<phyx);
  851. }
  852. /*
  853. * GPR sequence.
  854. */
  855. debug("gpr seq: len %d: ", block[3]);
  856. type5block(ctlr, &block[3]);
  857. debug("\n");
  858. ctlr->csr6 = 0;//Sc|Mbo|Hbd|Ps|Ca|Sb|TrMODE;
  859. //csr32w(ctlr, 6, ctlr->csr6);
  860. if(typephylink(ctlr, block))
  861. return 0;
  862. /*
  863. * Turn off auto-negotiation, set the auto-negotiation
  864. * advertisment register then start the auto-negotiation
  865. * process again.
  866. */
  867. miiw(ctlr, ctlr->curphyad, Bmcr, 0);
  868. miiw(ctlr, ctlr->curphyad, Anar, nway|1);
  869. miiw(ctlr, ctlr->curphyad, Bmcr, 0x1000);
  870. if(!wait)
  871. return 0;
  872. for(timeo = 0; timeo < 30; timeo++){
  873. if(typephylink(ctlr, block))
  874. return 0;
  875. delay(100);
  876. }
  877. return -1;
  878. }
  879. static int
  880. typesymmode(Ctlr *ctlr, uchar *block, int wait)
  881. {
  882. uint gpmode, gpdata, command;
  883. USED(wait);
  884. gpmode = block[3] | ((uint) block[4] << 8);
  885. gpdata = block[5] | ((uint) block[6] << 8);
  886. command = (block[7] | ((uint) block[8] << 8)) & 0x71;
  887. if (command & 0x8000) {
  888. print("ether2114x.c: FIXME: handle type 4 mode blocks where cmd.active_invalid != 0\n");
  889. return -1;
  890. }
  891. csr32w(ctlr, 15, gpmode);
  892. csr32w(ctlr, 15, gpdata);
  893. ctlr->csr6 = (command & 0x71) << 18;
  894. csr32w(ctlr, 6, ctlr->csr6);
  895. return 0;
  896. }
  897. static int
  898. type2mode(Ctlr* ctlr, uchar* block, int)
  899. {
  900. uchar *p;
  901. int csr6, csr13, csr14, csr15, gpc, gpd;
  902. csr6 = Sc|Mbo|Ca|Sb|TrMODE;
  903. debug("type2mode: medium 0x%2.2uX\n", block[2]);
  904. /*
  905. * Don't attempt full-duplex
  906. * unless explicitly requested.
  907. */
  908. if((block[2] & 0x3F) == 0x04){ /* 10BASE-TFD */
  909. if(!ctlr->fd)
  910. return -1;
  911. csr6 |= Fd;
  912. }
  913. /*
  914. * Operating mode programming values from the datasheet
  915. * unless media specific data is explicitly given.
  916. */
  917. p = &block[3];
  918. if(block[2] & 0x40){
  919. csr13 = (block[4]<<8)|block[3];
  920. csr14 = (block[6]<<8)|block[5];
  921. csr15 = (block[8]<<8)|block[7];
  922. p += 6;
  923. }
  924. else switch(block[2] & 0x3F){
  925. default:
  926. return -1;
  927. case 0x00: /* 10BASE-T */
  928. csr13 = 0x00000001;
  929. csr14 = 0x00007F3F;
  930. csr15 = 0x00000008;
  931. break;
  932. case 0x01: /* 10BASE-2 */
  933. csr13 = 0x00000009;
  934. csr14 = 0x00000705;
  935. csr15 = 0x00000006;
  936. break;
  937. case 0x02: /* 10BASE-5 (AUI) */
  938. csr13 = 0x00000009;
  939. csr14 = 0x00000705;
  940. csr15 = 0x0000000E;
  941. break;
  942. case 0x04: /* 10BASE-TFD */
  943. csr13 = 0x00000001;
  944. csr14 = 0x00007F3D;
  945. csr15 = 0x00000008;
  946. break;
  947. }
  948. gpc = *p++<<16;
  949. gpc |= *p++<<24;
  950. gpd = *p++<<16;
  951. gpd |= *p<<24;
  952. csr32w(ctlr, 13, 0);
  953. csr32w(ctlr, 14, csr14);
  954. csr32w(ctlr, 15, gpc|csr15);
  955. delay(10);
  956. csr32w(ctlr, 15, gpd|csr15);
  957. csr32w(ctlr, 13, csr13);
  958. ctlr->csr6 = csr6;
  959. csr32w(ctlr, 6, ctlr->csr6);
  960. debug("type2mode: csr13 %8.8uX csr14 %8.8uX csr15 %8.8uX\n",
  961. csr13, csr14, csr15);
  962. debug("type2mode: gpc %8.8uX gpd %8.8uX csr6 %8.8uX\n",
  963. gpc, gpd, csr6);
  964. return 0;
  965. }
  966. static int
  967. type0link(Ctlr* ctlr, uchar* block)
  968. {
  969. int m, polarity, sense;
  970. m = (block[3]<<8)|block[2];
  971. sense = 1<<((m & 0x000E)>>1);
  972. if(m & 0x0080)
  973. polarity = sense;
  974. else
  975. polarity = 0;
  976. return (csr32r(ctlr, 12) & sense)^polarity;
  977. }
  978. static int
  979. type0mode(Ctlr* ctlr, uchar* block, int wait)
  980. {
  981. int csr6, m, timeo;
  982. csr6 = Sc|Mbo|Hbd|Ca|Sb|TrMODE;
  983. debug("type0: medium 0x%uX, fd %d: 0x%2.2uX 0x%2.2uX 0x%2.2uX 0x%2.2uX\n",
  984. ctlr->medium, ctlr->fd, block[0], block[1], block[2], block[3]);
  985. switch(block[0]){
  986. default:
  987. break;
  988. case 0x04: /* 10BASE-TFD */
  989. case 0x05: /* 100BASE-TXFD */
  990. case 0x08: /* 100BASE-FXFD */
  991. /*
  992. * Don't attempt full-duplex
  993. * unless explicitly requested.
  994. */
  995. if(!ctlr->fd)
  996. return -1;
  997. csr6 |= Fd;
  998. break;
  999. }
  1000. m = (block[3]<<8)|block[2];
  1001. if(m & 0x0001)
  1002. csr6 |= Ps;
  1003. if(m & 0x0010)
  1004. csr6 |= Ttm;
  1005. if(m & 0x0020)
  1006. csr6 |= Pcs;
  1007. if(m & 0x0040)
  1008. csr6 |= Scr;
  1009. csr32w(ctlr, 12, block[1]);
  1010. microdelay(10);
  1011. csr32w(ctlr, 6, csr6);
  1012. ctlr->csr6 = csr6;
  1013. if(!wait)
  1014. return 0;
  1015. for(timeo = 0; timeo < 30; timeo++){
  1016. if(type0link(ctlr, block))
  1017. return 0;
  1018. delay(100);
  1019. }
  1020. return -1;
  1021. }
  1022. static int
  1023. mediaxx(Ether* ether, int wait)
  1024. {
  1025. Ctlr* ctlr;
  1026. uchar *block;
  1027. ctlr = ether->ctlr;
  1028. block = ctlr->infoblock[ctlr->curk];
  1029. if(block[0] & 0x80){
  1030. switch(block[1]){
  1031. default:
  1032. return -1;
  1033. case 0:
  1034. if(ctlr->medium >= 0 && block[2] != ctlr->medium)
  1035. return 0;
  1036. /* need this test? */ if(ctlr->sct != 0x0800 && (ctlr->sct & 0x3F) != block[2])
  1037. return 0;
  1038. if(type0mode(ctlr, block+2, wait))
  1039. return 0;
  1040. break;
  1041. case 1:
  1042. if(typephymode(ctlr, block, wait))
  1043. return 0;
  1044. break;
  1045. case 2:
  1046. debug("type2: medium %d block[2] %d\n",
  1047. ctlr->medium, block[2]);
  1048. if(ctlr->medium >= 0 && ((block[2] & 0x3F) != ctlr->medium))
  1049. return 0;
  1050. if(type2mode(ctlr, block, wait))
  1051. return 0;
  1052. break;
  1053. case 3:
  1054. if(typephymode(ctlr, block, wait))
  1055. return 0;
  1056. break;
  1057. case 4:
  1058. debug("type4: medium %d block[2] %d\n",
  1059. ctlr->medium, block[2]);
  1060. if(ctlr->medium >= 0 && ((block[2] & 0x3F) != ctlr->medium))
  1061. return 0;
  1062. if(typesymmode(ctlr, block, wait))
  1063. return 0;
  1064. break;
  1065. }
  1066. }
  1067. else{
  1068. if(ctlr->medium >= 0 && block[0] != ctlr->medium)
  1069. return 0;
  1070. /* need this test? */if(ctlr->sct != 0x0800 && (ctlr->sct & 0x3F) != block[0])
  1071. return 0;
  1072. if(type0mode(ctlr, block, wait))
  1073. return 0;
  1074. }
  1075. if(ctlr->csr6){
  1076. if(!(ctlr->csr6 & Ps) || (ctlr->csr6 & Ttm))
  1077. return 10;
  1078. return 100;
  1079. }
  1080. return 0;
  1081. }
  1082. static int
  1083. media(Ether* ether, int wait)
  1084. {
  1085. Ctlr* ctlr;
  1086. int k, mbps;
  1087. ctlr = ether->ctlr;
  1088. for(k = 0; k < ctlr->k; k++){
  1089. mbps = mediaxx(ether, wait);
  1090. if(mbps > 0)
  1091. return mbps;
  1092. if(ctlr->curk == 0)
  1093. ctlr->curk = ctlr->k-1;
  1094. else
  1095. ctlr->curk--;
  1096. }
  1097. return 0;
  1098. }
  1099. static char* mediatable[9] = {
  1100. "10BASE-T", /* TP */
  1101. "10BASE-2", /* BNC */
  1102. "10BASE-5", /* AUI */
  1103. "100BASE-TX",
  1104. "10BASE-TFD",
  1105. "100BASE-TXFD",
  1106. "100BASE-T4",
  1107. "100BASE-FX",
  1108. "100BASE-FXFD",
  1109. };
  1110. static uchar en1207[] = { /* Accton EN1207-COMBO */
  1111. 0x00, 0x00, 0xE8, /* [0] vendor ethernet code */
  1112. 0x00, /* [3] spare */
  1113. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1114. 0x1F, /* [6] general purpose control */
  1115. 2, /* [7] block count */
  1116. 0x00, /* [8] media code (10BASE-TX) */
  1117. 0x0B, /* [9] general purpose port data */
  1118. 0x9E, 0x00, /* [10] command (LSB+MSB = 0x009E) */
  1119. 0x03, /* [8] media code (100BASE-TX) */
  1120. 0x1B, /* [9] general purpose port data */
  1121. 0x6D, 0x00, /* [10] command (LSB+MSB = 0x006D) */
  1122. /* There is 10BASE-2 as well, but... */
  1123. };
  1124. static uchar ana6910fx[] = { /* Adaptec (Cogent) ANA-6910FX */
  1125. 0x00, 0x00, 0x92, /* [0] vendor ethernet code */
  1126. 0x00, /* [3] spare */
  1127. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1128. 0x3F, /* [6] general purpose control */
  1129. 1, /* [7] block count */
  1130. 0x07, /* [8] media code (100BASE-FX) */
  1131. 0x03, /* [9] general purpose port data */
  1132. 0x2D, 0x00 /* [10] command (LSB+MSB = 0x000D) */
  1133. };
  1134. static uchar smc9332[] = { /* SMC 9332 */
  1135. 0x00, 0x00, 0xC0, /* [0] vendor ethernet code */
  1136. 0x00, /* [3] spare */
  1137. 0x00, 0x08, /* [4] connection (LSB+MSB = 0x0800) */
  1138. 0x1F, /* [6] general purpose control */
  1139. 2, /* [7] block count */
  1140. 0x00, /* [8] media code (10BASE-TX) */
  1141. 0x00, /* [9] general purpose port data */
  1142. 0x9E, 0x00, /* [10] command (LSB+MSB = 0x009E) */
  1143. 0x03, /* [8] media code (100BASE-TX) */
  1144. 0x09, /* [9] general purpose port data */
  1145. 0x6D, 0x00, /* [10] command (LSB+MSB = 0x006D) */
  1146. };
  1147. static uchar* leaf21140[] = {
  1148. en1207, /* Accton EN1207-COMBO */
  1149. ana6910fx, /* Adaptec (Cogent) ANA-6910FX */
  1150. smc9332, /* SMC 9332 */
  1151. nil,
  1152. };
  1153. /*
  1154. * Copied to ctlr->srom at offset 20.
  1155. */
  1156. static uchar leafpnic[] = {
  1157. 0x00, 0x00, 0x00, 0x00, /* MAC address */
  1158. 0x00, 0x00,
  1159. 0x00, /* controller 0 device number */
  1160. 0x1E, 0x00, /* controller 0 info leaf offset */
  1161. 0x00, /* reserved */
  1162. 0x00, 0x08, /* selected connection type */
  1163. 0x00, /* general purpose control */
  1164. 0x01, /* block count */
  1165. 0x8C, /* format indicator and count */
  1166. 0x01, /* block type */
  1167. 0x00, /* PHY number */
  1168. 0x00, /* GPR sequence length */
  1169. 0x00, /* reset sequence length */
  1170. 0x00, 0x78, /* media capabilities */
  1171. 0xE0, 0x01, /* Nway advertisment */
  1172. 0x00, 0x50, /* FDX bitmap */
  1173. 0x00, 0x18, /* TTM bitmap */
  1174. };
  1175. static int
  1176. srom(Ctlr* ctlr)
  1177. {
  1178. int i, k, oui, phy, x;
  1179. uchar *p;
  1180. /*
  1181. * This is a partial decoding of the SROM format described in
  1182. * 'Digital Semiconductor 21X4 Serial ROM Format, Version 4.05,
  1183. * 2-Mar-98'. Only the 2114[03] are handled, support for other
  1184. * controllers can be added as needed.
  1185. * Do a dummy read first to get the size and allocate ctlr->srom.
  1186. */
  1187. sromr(ctlr, 0);
  1188. if(ctlr->srom == nil)
  1189. ctlr->srom = malloc((1<<ctlr->sromsz)*sizeof(ushort));
  1190. for(i = 0; i < (1<<ctlr->sromsz); i++){
  1191. x = sromr(ctlr, i);
  1192. ctlr->srom[2*i] = x;
  1193. ctlr->srom[2*i+1] = x>>8;
  1194. }
  1195. /*
  1196. * There are 2 SROM layouts:
  1197. * e.g. Digital EtherWORKS station address at offset 20;
  1198. * this complies with the 21140A SROM
  1199. * application note from Digital;
  1200. * e.g. SMC9332 station address at offset 0 followed by
  1201. * 2 additional bytes, repeated at offset
  1202. * 6; the 8 bytes are also repeated in
  1203. * reverse order at offset 8.
  1204. * To check which it is, read the SROM and check for the repeating
  1205. * patterns of the non-compliant cards; if that fails use the one at
  1206. * offset 20.
  1207. */
  1208. ctlr->sromea = ctlr->srom;
  1209. for(i = 0; i < 8; i++){
  1210. x = ctlr->srom[i];
  1211. if(x != ctlr->srom[15-i] || x != ctlr->srom[16+i]){
  1212. ctlr->sromea = &ctlr->srom[20];
  1213. break;
  1214. }
  1215. }
  1216. /*
  1217. * Fake up the SROM for the PNIC.
  1218. * It looks like a 21140 with a PHY.
  1219. * The MAC address is byte-swapped in the orginal SROM data.
  1220. */
  1221. if(ctlr->id == Pnic){
  1222. memmove(&ctlr->srom[20], leafpnic, sizeof(leafpnic));
  1223. for(i = 0; i < Eaddrlen; i += 2){
  1224. ctlr->srom[20+i] = ctlr->srom[i+1];
  1225. ctlr->srom[20+i+1] = ctlr->srom[i];
  1226. }
  1227. }
  1228. /*
  1229. * Next, try to find the info leaf in the SROM for media detection.
  1230. * If it's a non-conforming card try to match the vendor ethernet code
  1231. * and point p at a fake info leaf with compact 21140 entries.
  1232. */
  1233. if(ctlr->sromea == ctlr->srom){
  1234. p = nil;
  1235. for(i = 0; leaf21140[i] != nil; i++){
  1236. if(memcmp(leaf21140[i], ctlr->sromea, 3) == 0){
  1237. p = &leaf21140[i][4];
  1238. break;
  1239. }
  1240. }
  1241. if(p == nil)
  1242. return -1;
  1243. }
  1244. else
  1245. p = &ctlr->srom[(ctlr->srom[28]<<8)|ctlr->srom[27]];
  1246. /*
  1247. * Set up the info needed for later media detection.
  1248. * For the 21140, set the general-purpose mask in CSR12.
  1249. * The info block entries are stored in order of increasing
  1250. * precedence, so detection will work backwards through the
  1251. * stored indexes into ctlr->srom.
  1252. * If an entry is found which matches the selected connection
  1253. * type, save the index. Otherwise, start at the last entry.
  1254. * If any MII entries are found (type 1 and 3 blocks), scan
  1255. * for PHYs.
  1256. */
  1257. ctlr->leaf = p;
  1258. ctlr->sct = *p++;
  1259. ctlr->sct |= *p++<<8;
  1260. if(ctlr->id != Tulip3){
  1261. csr32w(ctlr, 12, Gpc|*p++);
  1262. delay(200);
  1263. }
  1264. ctlr->k = *p++;
  1265. if(ctlr->k >= nelem(ctlr->infoblock))
  1266. ctlr->k = nelem(ctlr->infoblock)-1;
  1267. ctlr->sctk = ctlr->k-1;
  1268. phy = 0;
  1269. for(k = 0; k < ctlr->k; k++){
  1270. ctlr->infoblock[k] = p;
  1271. /*
  1272. * The RAMIX PMC665 has a badly-coded SROM,
  1273. * hence the test for 21143 and type 3.
  1274. */
  1275. if((*p & 0x80) || (ctlr->id == Tulip3 && *(p+1) == 3)){
  1276. *p |= 0x80;
  1277. if(*(p+1) == 1 || *(p+1) == 3)
  1278. phy = 1;
  1279. if(*(p+1) == 5)
  1280. ctlr->type5block = p;
  1281. p += (*p & ~0x80)+1;
  1282. }
  1283. else{
  1284. debug("type0: 0x%2.2uX 0x%2.2uX 0x%2.2uX 0x%2.2uX\n",
  1285. p[0], p[1], p[2], p[3]);
  1286. if(ctlr->sct != 0x0800 && *p == (ctlr->sct & 0xFF))
  1287. ctlr->sctk = k;
  1288. p += 4;
  1289. }
  1290. }
  1291. ctlr->curk = ctlr->sctk;
  1292. debug("sct 0x%uX medium 0x%uX k %d curk %d phy %d\n",
  1293. ctlr->sct, ctlr->medium, ctlr->k, ctlr->curk, phy);
  1294. if(phy){
  1295. x = 0;
  1296. for(k = 0; k < nelem(ctlr->phy); k++){
  1297. if((oui = miir(ctlr, k, 2)) == -1 || oui == 0)
  1298. continue;
  1299. if(DEBUG){
  1300. oui = (oui & 0x3FF)<<6;
  1301. oui |= miir(ctlr, k, 3)>>10;
  1302. miir(ctlr, k, 1);
  1303. debug("phy%d: index %d oui %uX reg1 %uX\n",
  1304. x, k, oui, miir(ctlr, k, 1));
  1305. USED(oui);
  1306. }
  1307. ctlr->phy[x] = k;
  1308. }
  1309. }
  1310. ctlr->fd = 0;
  1311. ctlr->medium = -1;
  1312. return 0;
  1313. }
  1314. static void
  1315. dec2114xpci(void)
  1316. {
  1317. Ctlr *ctlr;
  1318. Pcidev *p;
  1319. int x;
  1320. p = nil;
  1321. while(p = pcimatch(p, 0, 0)){
  1322. if(p->ccrb != 0x02 || p->ccru != 0)
  1323. continue;
  1324. switch((p->did<<16)|p->vid){
  1325. default:
  1326. continue;
  1327. case Tulip3: /* 21143 */
  1328. /*
  1329. * Exit sleep mode.
  1330. */
  1331. x = pcicfgr32(p, 0x40);
  1332. x &= ~0xc0000000;
  1333. pcicfgw32(p, 0x40, x);
  1334. /*FALLTHROUGH*/
  1335. case Pnic: /* PNIC */
  1336. case Pnic2: /* PNIC-II */
  1337. case Tulip0: /* 21140 */
  1338. break;
  1339. }
  1340. /*
  1341. * bar[0] is the I/O port register address and
  1342. * bar[1] is the memory-mapped register address.
  1343. */
  1344. ctlr = malloc(sizeof(Ctlr));
  1345. ctlr->port = p->mem[0].bar & ~0x01;
  1346. ctlr->pcidev = p;
  1347. ctlr->id = (p->did<<16)|p->vid;
  1348. if(ioalloc(ctlr->port, p->mem[0].size, 0, "dec2114x") < 0){
  1349. print("dec2114x: port 0x%uX in use\n", ctlr->port);
  1350. free(ctlr);
  1351. continue;
  1352. }
  1353. /*
  1354. * Some cards (e.g. ANA-6910FX) seem to need the Ps bit
  1355. * set or they don't always work right after a hardware
  1356. * reset.
  1357. */
  1358. csr32w(ctlr, 6, Mbo|Ps);
  1359. softreset(ctlr);
  1360. if(srom(ctlr)){
  1361. iofree(ctlr->port);
  1362. free(ctlr);
  1363. continue;
  1364. }
  1365. switch(ctlr->id){
  1366. default:
  1367. break;
  1368. case Pnic: /* PNIC */
  1369. /*
  1370. * Turn off the jabber timer.
  1371. */
  1372. csr32w(ctlr, 15, 0x00000001);
  1373. break;
  1374. }
  1375. if(ctlrhead != nil)
  1376. ctlrtail->next = ctlr;
  1377. else
  1378. ctlrhead = ctlr;
  1379. ctlrtail = ctlr;
  1380. }
  1381. }
  1382. static int
  1383. reset(Ether* ether)
  1384. {
  1385. Ctlr *ctlr;
  1386. int i, x;
  1387. uchar ea[Eaddrlen];
  1388. static int scandone;
  1389. if(scandone == 0){
  1390. dec2114xpci();
  1391. scandone = 1;
  1392. }
  1393. /*
  1394. * Any adapter matches if no ether->port is supplied,
  1395. * otherwise the ports must match.
  1396. */
  1397. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  1398. if(ctlr->active)
  1399. continue;
  1400. if(ether->port == 0 || ether->port == ctlr->port){
  1401. ctlr->active = 1;
  1402. break;
  1403. }
  1404. }
  1405. if(ctlr == nil)
  1406. return -1;
  1407. ether->ctlr = ctlr;
  1408. ether->port = ctlr->port;
  1409. // ether->irq = ctlr->pcidev->intl;
  1410. ether->irq = 2; /* arrrrrgh */
  1411. ether->tbdf = ctlr->pcidev->tbdf;
  1412. /*
  1413. * Check if the adapter's station address is to be overridden.
  1414. * If not, read it from the EEPROM and set in ether->ea prior to
  1415. * loading the station address in the hardware.
  1416. */
  1417. memset(ea, 0, Eaddrlen);
  1418. if(memcmp(ea, ether->ea, Eaddrlen) == 0)
  1419. memmove(ether->ea, ctlr->sromea, Eaddrlen);
  1420. /*
  1421. * Look for a medium override in case there's no autonegotiation
  1422. * (no MII) or the autonegotiation fails.
  1423. */
  1424. for(i = 0; i < ether->nopt; i++){
  1425. if(cistrcmp(ether->opt[i], "FD") == 0){
  1426. ctlr->fd = 1;
  1427. continue;
  1428. }
  1429. for(x = 0; x < nelem(mediatable); x++){
  1430. debug("compare <%s> <%s>\n", mediatable[x],
  1431. ether->opt[i]);
  1432. if(cistrcmp(mediatable[x], ether->opt[i]))
  1433. continue;
  1434. ctlr->medium = x;
  1435. switch(ctlr->medium){
  1436. default:
  1437. ctlr->fd = 0;
  1438. break;
  1439. case 0x04: /* 10BASE-TFD */
  1440. case 0x05: /* 100BASE-TXFD */
  1441. case 0x08: /* 100BASE-FXFD */
  1442. ctlr->fd = 1;
  1443. break;
  1444. }
  1445. break;
  1446. }
  1447. }
  1448. ether->mbps = media(ether, 1);
  1449. /*
  1450. * Initialise descriptor rings, ethernet address.
  1451. */
  1452. ctlr->nrdr = Nrde;
  1453. ctlr->ntdr = Ntde;
  1454. pcisetbme(ctlr->pcidev);
  1455. ctlrinit(ether);
  1456. /*
  1457. * Linkage to the generic ethernet driver.
  1458. */
  1459. ether->attach = attach;
  1460. ether->transmit = transmit;
  1461. ether->interrupt = interrupt;
  1462. ether->ifstat = ifstat;
  1463. ether->arg = ether;
  1464. ether->promiscuous = promiscuous;
  1465. return 0;
  1466. }
  1467. void
  1468. ether2114xlink(void)
  1469. {
  1470. addethercard("21140", reset);
  1471. addethercard("2114x", reset);
  1472. }