sdata.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081
  1. #include "u.h"
  2. #include "../port/lib.h"
  3. #include "mem.h"
  4. #include "dat.h"
  5. #include "fns.h"
  6. #include "io.h"
  7. #include "ureg.h"
  8. #include "../port/error.h"
  9. #include "../port/sd.h"
  10. extern SDifc sdataifc;
  11. enum {
  12. DbgCONFIG = 0x01, /* detected drive config info */
  13. DbgIDENTIFY = 0x02, /* detected drive identify info */
  14. DbgSTATE = 0x04, /* dump state on panic */
  15. DbgPROBE = 0x08, /* trace device probing */
  16. DbgDEBUG = 0x80, /* the current problem... */
  17. DbgINL = 0x100, /* That Inil20+ message we hate */
  18. };
  19. #define DEBUG (DbgDEBUG|DbgSTATE)
  20. enum { /* I/O ports */
  21. Data = 0,
  22. Error = 1, /* (read) */
  23. Features = 1, /* (write) */
  24. Count = 2, /* sector count */
  25. Ir = 2, /* interrupt reason (PACKET) */
  26. Sector = 3, /* sector number, LBA<7-0> */
  27. Cyllo = 4, /* cylinder low, LBA<15-8> */
  28. Bytelo = 4, /* byte count low (PACKET) */
  29. Cylhi = 5, /* cylinder high, LBA<23-16> */
  30. Bytehi = 5, /* byte count hi (PACKET) */
  31. Dh = 6, /* Device/Head, LBA<32-14> */
  32. Status = 7, /* (read) */
  33. Command = 7, /* (write) */
  34. As = 2, /* Alternate Status (read) */
  35. Dc = 2, /* Device Control (write) */
  36. };
  37. enum { /* Error */
  38. Med = 0x01, /* Media error */
  39. Ili = 0x01, /* command set specific (PACKET) */
  40. Nm = 0x02, /* No Media */
  41. Eom = 0x02, /* command set specific (PACKET) */
  42. Abrt = 0x04, /* Aborted command */
  43. Mcr = 0x08, /* Media Change Request */
  44. Idnf = 0x10, /* no user-accessible address */
  45. Mc = 0x20, /* Media Change */
  46. Unc = 0x40, /* Uncorrectable data error */
  47. Wp = 0x40, /* Write Protect */
  48. Icrc = 0x80, /* Interface CRC error */
  49. };
  50. enum { /* Features */
  51. Dma = 0x01, /* data transfer via DMA (PACKET) */
  52. Ovl = 0x02, /* command overlapped (PACKET) */
  53. Lba48a = 0x02, /* first write of 48-bit LBA */
  54. Lba48b = 0x03, /* second write of 48-bit LBA */
  55. };
  56. enum { /* Interrupt Reason */
  57. Cd = 0x01, /* Command/Data */
  58. Io = 0x02, /* I/O direction */
  59. Rel = 0x04, /* Bus Release */
  60. };
  61. enum { /* Device/Head */
  62. Dev0 = 0xA0, /* Master */
  63. Dev1 = 0xB0, /* Slave */
  64. Lba = 0x40, /* LBA mode */
  65. Lba48 = 0x100, /* LBA48 mode (internal use only) */
  66. Lba48always = 0x200, /* LBA48 mode always (internal use only) */
  67. };
  68. enum { /* Status, Alternate Status */
  69. Err = 0x01, /* Error */
  70. Chk = 0x01, /* Check error (PACKET) */
  71. Drq = 0x08, /* Data Request */
  72. Dsc = 0x10, /* Device Seek Complete */
  73. Serv = 0x10, /* Service */
  74. Df = 0x20, /* Device Fault */
  75. Dmrd = 0x20, /* DMA ready (PACKET) */
  76. Drdy = 0x40, /* Device Ready */
  77. Bsy = 0x80, /* Busy */
  78. };
  79. enum { /* Command */
  80. Cnop = 0x00, /* NOP */
  81. Cdr = 0x08, /* Device Reset */
  82. Crs = 0x20, /* Read Sectors */
  83. Cws = 0x30, /* Write Sectors */
  84. Cedd = 0x90, /* Execute Device Diagnostics */
  85. Cpkt = 0xA0, /* Packet */
  86. Cidpkt = 0xA1, /* Identify Packet Device */
  87. Crsm = 0xC4, /* Read Multiple */
  88. Cwsm = 0xC5, /* Write Multiple */
  89. Csm = 0xC6, /* Set Multiple */
  90. Crdq = 0xC7, /* Read DMA queued */
  91. Crd = 0xC8, /* Read DMA */
  92. Cwd = 0xCA, /* Write DMA */
  93. Cwdq = 0xCC, /* Write DMA queued */
  94. Cstandby = 0xE2, /* Standby */
  95. Cid = 0xEC, /* Identify Device */
  96. Csf = 0xEF, /* Set Features */
  97. };
  98. enum { /* Device Control */
  99. Nien = 0x02, /* (not) Interrupt Enable */
  100. Srst = 0x04, /* Software Reset */
  101. };
  102. enum { /* PCI Configuration Registers */
  103. Bmiba = 0x20, /* Bus Master Interface Base Address */
  104. Idetim = 0x40, /* IE Timing */
  105. Sidetim = 0x44, /* Slave IE Timing */
  106. Udmactl = 0x48, /* Ultra DMA/33 Control */
  107. Udmatim = 0x4A, /* Ultra DMA/33 Timing */
  108. };
  109. enum { /* Bus Master IDE I/O Ports */
  110. Bmicx = 0, /* Command */
  111. Bmisx = 2, /* Status */
  112. Bmidtpx = 4, /* Descriptor Table Pointer */
  113. };
  114. enum { /* Bmicx */
  115. Ssbm = 0x01, /* Start/Stop Bus Master */
  116. Rwcon = 0x08, /* Read/Write Control */
  117. };
  118. enum { /* Bmisx */
  119. Bmidea = 0x01, /* Bus Master IDE Active */
  120. Idedmae = 0x02, /* IDE DMA Error (R/WC) */
  121. Ideints = 0x04, /* IDE Interrupt Status (R/WC) */
  122. Dma0cap = 0x20, /* Drive 0 DMA Capable */
  123. Dma1cap = 0x40, /* Drive 0 DMA Capable */
  124. };
  125. enum { /* Physical Region Descriptor */
  126. PrdEOT = 0x80000000, /* Bus Master IDE Active */
  127. };
  128. enum { /* offsets into the identify info. */
  129. Iconfig = 0, /* general configuration */
  130. Ilcyl = 1, /* logical cylinders */
  131. Ilhead = 3, /* logical heads */
  132. Ilsec = 6, /* logical sectors per logical track */
  133. Iserial = 10, /* serial number */
  134. Ifirmware = 23, /* firmware revision */
  135. Imodel = 27, /* model number */
  136. Imaxrwm = 47, /* max. read/write multiple sectors */
  137. Icapabilities = 49, /* capabilities */
  138. Istandby = 50, /* device specific standby timer */
  139. Ipiomode = 51, /* PIO data transfer mode number */
  140. Ivalid = 53,
  141. Iccyl = 54, /* cylinders if (valid&0x01) */
  142. Ichead = 55, /* heads if (valid&0x01) */
  143. Icsec = 56, /* sectors if (valid&0x01) */
  144. Iccap = 57, /* capacity if (valid&0x01) */
  145. Irwm = 59, /* read/write multiple */
  146. Ilba0 = 60, /* LBA size */
  147. Ilba1 = 61, /* LBA size */
  148. Imwdma = 63, /* multiword DMA mode */
  149. Iapiomode = 64, /* advanced PIO modes supported */
  150. Iminmwdma = 65, /* min. multiword DMA cycle time */
  151. Irecmwdma = 66, /* rec. multiword DMA cycle time */
  152. Iminpio = 67, /* min. PIO cycle w/o flow control */
  153. Iminiordy = 68, /* min. PIO cycle with IORDY */
  154. Ipcktbr = 71, /* time from PACKET to bus release */
  155. Iserbsy = 72, /* time from SERVICE to !Bsy */
  156. Iqdepth = 75, /* max. queue depth */
  157. Imajor = 80, /* major version number */
  158. Iminor = 81, /* minor version number */
  159. Icsfs = 82, /* command set/feature supported */
  160. Icsfe = 85, /* command set/feature enabled */
  161. Iudma = 88, /* ultra DMA mode */
  162. Ierase = 89, /* time for security erase */
  163. Ieerase = 90, /* time for enhanced security erase */
  164. Ipower = 91, /* current advanced power management */
  165. Ilba48 = 100, /* LBA 48-bit size (64 bits in 100-103) */
  166. Irmsn = 127, /* removable status notification */
  167. Istatus = 128, /* security status */
  168. };
  169. typedef struct Ctlr Ctlr;
  170. typedef struct Drive Drive;
  171. typedef struct Prd {
  172. ulong pa; /* Physical Base Address */
  173. int count;
  174. } Prd;
  175. enum {
  176. Nprd = SDmaxio/(64*1024)+2,
  177. };
  178. typedef struct Ctlr {
  179. int cmdport;
  180. int ctlport;
  181. int irq;
  182. int tbdf;
  183. int bmiba; /* bus master interface base address */
  184. Pcidev* pcidev;
  185. void (*ienable)(Ctlr*);
  186. void (*idisable)(Ctlr*);
  187. SDev* sdev;
  188. Drive* drive[2];
  189. Prd* prdt; /* physical region descriptor table */
  190. void* prdtbase;
  191. QLock; /* current command */
  192. Drive* curdrive;
  193. int command; /* last command issued (debugging) */
  194. Rendez;
  195. int done;
  196. Lock; /* register access */
  197. } Ctlr;
  198. typedef struct Drive {
  199. Ctlr* ctlr;
  200. int dev;
  201. ushort info[256];
  202. int c; /* cylinder */
  203. int h; /* head */
  204. int s; /* sector */
  205. vlong sectors; /* total */
  206. int secsize; /* sector size */
  207. int dma; /* DMA R/W possible */
  208. int dmactl;
  209. int rwm; /* read/write multiple possible */
  210. int rwmctl;
  211. int pkt; /* PACKET device, length of pktcmd */
  212. uchar pktcmd[16];
  213. int pktdma; /* this PACKET command using dma */
  214. uchar sense[18];
  215. uchar inquiry[48];
  216. QLock; /* drive access */
  217. int command; /* current command */
  218. int write;
  219. uchar* data;
  220. int dlen;
  221. uchar* limit;
  222. int count; /* sectors */
  223. int block; /* R/W bytes per block */
  224. int status;
  225. int error;
  226. } Drive;
  227. static void
  228. pc87415ienable(Ctlr* ctlr)
  229. {
  230. Pcidev *p;
  231. int x;
  232. p = ctlr->pcidev;
  233. if(p == nil)
  234. return;
  235. x = pcicfgr32(p, 0x40);
  236. if(ctlr->cmdport == p->mem[0].bar)
  237. x &= ~0x00000100;
  238. else
  239. x &= ~0x00000200;
  240. pcicfgw32(p, 0x40, x);
  241. }
  242. static void
  243. atadumpstate(Drive* drive, uchar* cmd, ulong lba, int count)
  244. {
  245. Prd *prd;
  246. Pcidev *p;
  247. Ctlr *ctlr;
  248. int i, bmiba;
  249. if(!(DEBUG & DbgSTATE)){
  250. USED(drive, cmd, lba, count);
  251. return;
  252. }
  253. ctlr = drive->ctlr;
  254. print("command %2.2uX\n", ctlr->command);
  255. print("data %8.8p limit %8.8p dlen %d status %uX error %uX\n",
  256. drive->data, drive->limit, drive->dlen,
  257. drive->status, drive->error);
  258. if(cmd != nil){
  259. print("lba %d -> %lud, count %d -> %d (%d)\n",
  260. (cmd[2]<<24)|(cmd[3]<<16)|(cmd[4]<<8)|cmd[5], lba,
  261. (cmd[7]<<8)|cmd[8], count, drive->count);
  262. }
  263. if(!(inb(ctlr->ctlport+As) & Bsy)){
  264. for(i = 1; i < 7; i++)
  265. print(" 0x%2.2uX", inb(ctlr->cmdport+i));
  266. print(" 0x%2.2uX\n", inb(ctlr->ctlport+As));
  267. }
  268. if(drive->command == Cwd || drive->command == Crd){
  269. bmiba = ctlr->bmiba;
  270. prd = ctlr->prdt;
  271. print("bmicx %2.2uX bmisx %2.2uX prdt %8.8p\n",
  272. inb(bmiba+Bmicx), inb(bmiba+Bmisx), prd);
  273. for(;;){
  274. print("pa 0x%8.8luX count %8.8uX\n",
  275. prd->pa, prd->count);
  276. if(prd->count & PrdEOT)
  277. break;
  278. prd++;
  279. }
  280. }
  281. if(ctlr->pcidev && ctlr->pcidev->vid == 0x8086){
  282. p = ctlr->pcidev;
  283. print("0x40: %4.4uX 0x42: %4.4uX",
  284. pcicfgr16(p, 0x40), pcicfgr16(p, 0x42));
  285. print("0x48: %2.2uX\n", pcicfgr8(p, 0x48));
  286. print("0x4A: %4.4uX\n", pcicfgr16(p, 0x4A));
  287. }
  288. }
  289. static int
  290. atadebug(int cmdport, int ctlport, char* fmt, ...)
  291. {
  292. int i, n;
  293. va_list arg;
  294. char buf[PRINTSIZE];
  295. if(!(DEBUG & DbgPROBE)){
  296. USED(cmdport, ctlport, fmt);
  297. return 0;
  298. }
  299. va_start(arg, fmt);
  300. n = vseprint(buf, buf+sizeof(buf), fmt, arg) - buf;
  301. va_end(arg);
  302. if(cmdport){
  303. if(buf[n-1] == '\n')
  304. n--;
  305. n += snprint(buf+n, PRINTSIZE-n, " ataregs 0x%uX:",
  306. cmdport);
  307. for(i = Features; i < Command; i++)
  308. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2uX",
  309. inb(cmdport+i));
  310. if(ctlport)
  311. n += snprint(buf+n, PRINTSIZE-n, " 0x%2.2uX",
  312. inb(ctlport+As));
  313. n += snprint(buf+n, PRINTSIZE-n, "\n");
  314. }
  315. putstrn(buf, n);
  316. return n;
  317. }
  318. static int
  319. ataready(int cmdport, int ctlport, int dev, int reset, int ready, int micro)
  320. {
  321. int as;
  322. atadebug(cmdport, ctlport, "ataready: dev %uX reset %uX ready %uX",
  323. dev, reset, ready);
  324. for(;;){
  325. /*
  326. * Wait for the controller to become not busy and
  327. * possibly for a status bit to become true (usually
  328. * Drdy). Must change to the appropriate device
  329. * register set if necessary before testing for ready.
  330. * Always run through the loop at least once so it
  331. * can be used as a test for !Bsy.
  332. */
  333. as = inb(ctlport+As);
  334. if(as & reset){
  335. /* nothing to do */
  336. }
  337. else if(dev){
  338. outb(cmdport+Dh, dev);
  339. dev = 0;
  340. }
  341. else if(ready == 0 || (as & ready)){
  342. atadebug(0, 0, "ataready: %d 0x%2.2uX\n", micro, as);
  343. return as;
  344. }
  345. if(micro-- <= 0){
  346. atadebug(0, 0, "ataready: %d 0x%2.2uX\n", micro, as);
  347. break;
  348. }
  349. microdelay(1);
  350. }
  351. atadebug(cmdport, ctlport, "ataready: timeout");
  352. return -1;
  353. }
  354. static int
  355. atacsf(Drive* drive, vlong csf, int supported)
  356. {
  357. ushort *info;
  358. int cmdset, i, x;
  359. if(supported)
  360. info = &drive->info[Icsfs];
  361. else
  362. info = &drive->info[Icsfe];
  363. for(i = 0; i < 3; i++){
  364. x = (csf>>(16*i)) & 0xFFFF;
  365. if(x == 0)
  366. continue;
  367. cmdset = info[i];
  368. if(cmdset == 0 || cmdset == 0xFFFF)
  369. return 0;
  370. return cmdset & x;
  371. }
  372. return 0;
  373. }
  374. static int
  375. atadone(void* arg)
  376. {
  377. return ((Ctlr*)arg)->done;
  378. }
  379. static int
  380. atarwmmode(Drive* drive, int cmdport, int ctlport, int dev)
  381. {
  382. int as, maxrwm, rwm;
  383. maxrwm = (drive->info[Imaxrwm] & 0xFF);
  384. if(maxrwm == 0)
  385. return 0;
  386. /*
  387. * Sometimes drives come up with the current count set
  388. * to 0; if so, set a suitable value, otherwise believe
  389. * the value in Irwm if the 0x100 bit is set.
  390. */
  391. if(drive->info[Irwm] & 0x100)
  392. rwm = (drive->info[Irwm] & 0xFF);
  393. else
  394. rwm = 0;
  395. if(rwm == 0)
  396. rwm = maxrwm;
  397. if(rwm > 16)
  398. rwm = 16;
  399. if(ataready(cmdport, ctlport, dev, Bsy|Drq, Drdy, 102*1000) < 0)
  400. return 0;
  401. outb(cmdport+Count, rwm);
  402. outb(cmdport+Command, Csm);
  403. microdelay(1);
  404. as = ataready(cmdport, ctlport, 0, Bsy, Drdy|Df|Err, 1000);
  405. inb(cmdport+Status);
  406. if(as < 0 || (as & (Df|Err)))
  407. return 0;
  408. drive->rwm = rwm;
  409. return rwm;
  410. }
  411. static int
  412. atadmamode(Drive* drive)
  413. {
  414. int dma;
  415. /*
  416. * Check if any DMA mode enabled.
  417. * Assumes the BIOS has picked and enabled the best.
  418. * This is completely passive at the moment, no attempt is
  419. * made to ensure the hardware is correctly set up.
  420. */
  421. dma = drive->info[Imwdma] & 0x0707;
  422. drive->dma = (dma>>8) & dma;
  423. if(drive->dma == 0 && (drive->info[Ivalid] & 0x04)){
  424. dma = drive->info[Iudma] & 0x3F3F;
  425. drive->dma = (dma>>8) & dma;
  426. if(drive->dma)
  427. drive->dma |= 'U'<<16;
  428. }
  429. return dma;
  430. }
  431. static int
  432. ataidentify(int cmdport, int ctlport, int dev, int pkt, void* info)
  433. {
  434. int as, command, drdy;
  435. if(pkt){
  436. command = Cidpkt;
  437. drdy = 0;
  438. }
  439. else{
  440. command = Cid;
  441. drdy = Drdy;
  442. }
  443. as = ataready(cmdport, ctlport, dev, Bsy|Drq, drdy, 103*1000);
  444. if(as < 0)
  445. return as;
  446. outb(cmdport+Command, command);
  447. microdelay(1);
  448. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 400*1000);
  449. if(as < 0)
  450. return -1;
  451. if(as & Err)
  452. return as;
  453. memset(info, 0, 512);
  454. inss(cmdport+Data, info, 256);
  455. inb(cmdport+Status);
  456. if(DEBUG & DbgIDENTIFY){
  457. int i;
  458. ushort *sp;
  459. sp = (ushort*)info;
  460. for(i = 0; i < 256; i++){
  461. if(i && (i%16) == 0)
  462. print("\n");
  463. print(" %4.4uX", *sp);
  464. sp++;
  465. }
  466. print("\n");
  467. }
  468. return 0;
  469. }
  470. static Drive*
  471. atadrive(int cmdport, int ctlport, int dev)
  472. {
  473. Drive *drive;
  474. int as, i, pkt;
  475. uchar buf[512], *p;
  476. ushort iconfig, *sp;
  477. vlong sectors;
  478. atadebug(0, 0, "identify: port 0x%uX dev 0x%2.2uX\n", cmdport, dev);
  479. pkt = 1;
  480. retry:
  481. as = ataidentify(cmdport, ctlport, dev, pkt, buf);
  482. if(as < 0)
  483. return nil;
  484. if(as & Err){
  485. if(pkt == 0)
  486. return nil;
  487. pkt = 0;
  488. goto retry;
  489. }
  490. if((drive = malloc(sizeof(Drive))) == nil)
  491. return nil;
  492. drive->dev = dev;
  493. memmove(drive->info, buf, sizeof(drive->info));
  494. drive->sense[0] = 0x70;
  495. drive->sense[7] = sizeof(drive->sense)-7;
  496. drive->inquiry[2] = 2;
  497. drive->inquiry[3] = 2;
  498. drive->inquiry[4] = sizeof(drive->inquiry)-4;
  499. p = &drive->inquiry[8];
  500. sp = &drive->info[Imodel];
  501. for(i = 0; i < 20; i++){
  502. *p++ = *sp>>8;
  503. *p++ = *sp++;
  504. }
  505. drive->secsize = 512;
  506. /*
  507. * Beware the CompactFlash Association feature set.
  508. * Now, why this value in Iconfig just walks all over the bit
  509. * definitions used in the other parts of the ATA/ATAPI standards
  510. * is a mystery and a sign of true stupidity on someone's part.
  511. * Anyway, the standard says if this value is 0x848A then it's
  512. * CompactFlash and it's NOT a packet device.
  513. */
  514. iconfig = drive->info[Iconfig];
  515. if(iconfig != 0x848A && (iconfig & 0xC000) == 0x8000){
  516. if(iconfig & 0x01)
  517. drive->pkt = 16;
  518. else
  519. drive->pkt = 12;
  520. }
  521. else{
  522. if(drive->info[Ivalid] & 0x0001){
  523. drive->c = drive->info[Iccyl];
  524. drive->h = drive->info[Ichead];
  525. drive->s = drive->info[Icsec];
  526. }
  527. else{
  528. drive->c = drive->info[Ilcyl];
  529. drive->h = drive->info[Ilhead];
  530. drive->s = drive->info[Ilsec];
  531. }
  532. if(drive->info[Icapabilities] & 0x0200){
  533. drive->sectors = (drive->info[Ilba1]<<16)
  534. |drive->info[Ilba0];
  535. drive->dev |= Lba;
  536. if(drive->info[Icapabilities] & 0x0400){
  537. sectors = drive->info[Ilba48]
  538. | (drive->info[Ilba48+1]<<16)
  539. | ((vlong)drive->info[Ilba48+2]<<32);
  540. /*
  541. * BUG: I'm not convinced that Icap & 0x0400
  542. * is the right bit to check for Lba48, because
  543. * most drives seem to have it set, and the ones
  544. * that are smaller than 137GB have sectors == 0.
  545. * Let's ignore those.
  546. */
  547. if(sectors){
  548. drive->sectors = sectors;
  549. drive->dev |= Lba48|Lba;
  550. print("LLBA %llux\n", sectors);
  551. }
  552. }
  553. }else
  554. drive->sectors = drive->c*drive->h*drive->s;
  555. atarwmmode(drive, cmdport, ctlport, dev);
  556. }
  557. atadmamode(drive);
  558. if(DEBUG & DbgCONFIG){
  559. print("dev %2.2uX port %uX config %4.4uX capabilities %4.4uX",
  560. dev, cmdport,
  561. iconfig, drive->info[Icapabilities]);
  562. print(" mwdma %4.4uX", drive->info[Imwdma]);
  563. if(drive->info[Ivalid] & 0x04)
  564. print(" udma %4.4uX", drive->info[Iudma]);
  565. print(" dma %8.8uX rwm %ud\n", drive->dma, drive->rwm);
  566. }
  567. return drive;
  568. }
  569. static void
  570. atasrst(int ctlport)
  571. {
  572. /*
  573. * Srst is a big stick and may cause problems if further
  574. * commands are tried before the drives become ready again.
  575. * Also, there will be problems here if overlapped commands
  576. * are ever supported.
  577. */
  578. microdelay(5);
  579. outb(ctlport+Dc, Srst);
  580. microdelay(5);
  581. outb(ctlport+Dc, 0);
  582. microdelay(2*1000);
  583. }
  584. static SDev*
  585. ataprobe(int cmdport, int ctlport, int irq)
  586. {
  587. Ctlr* ctlr;
  588. SDev *sdev;
  589. Drive *drive;
  590. int dev, error, rhi, rlo;
  591. if(ioalloc(cmdport, 8, 0, "atacmd") < 0) {
  592. print("ataprobe: Cannot allocate %X\n", cmdport);
  593. return nil;
  594. }
  595. if(ioalloc(ctlport+As, 1, 0, "atactl") < 0){
  596. print("ataprobe: Cannot allocate %X\n", ctlport + As);
  597. iofree(cmdport);
  598. return nil;
  599. }
  600. /*
  601. * Try to detect a floating bus.
  602. * Bsy should be cleared. If not, see if the cylinder registers
  603. * are read/write capable.
  604. * If the master fails, try the slave to catch slave-only
  605. * configurations.
  606. * There's no need to restore the tested registers as they will
  607. * be reset on any detected drives by the Cedd command.
  608. * All this indicates is that there is at least one drive on the
  609. * controller; when the non-existent drive is selected in a
  610. * single-drive configuration the registers of the existing drive
  611. * are often seen, only command execution fails.
  612. */
  613. dev = Dev0;
  614. if(inb(ctlport+As) & Bsy){
  615. outb(cmdport+Dh, dev);
  616. microdelay(1);
  617. trydev1:
  618. atadebug(cmdport, ctlport, "ataprobe bsy");
  619. outb(cmdport+Cyllo, 0xAA);
  620. outb(cmdport+Cylhi, 0x55);
  621. outb(cmdport+Sector, 0xFF);
  622. rlo = inb(cmdport+Cyllo);
  623. rhi = inb(cmdport+Cylhi);
  624. if(rlo != 0xAA && (rlo == 0xFF || rhi != 0x55)){
  625. if(dev == Dev1){
  626. release:
  627. iofree(cmdport);
  628. iofree(ctlport+As);
  629. return nil;
  630. }
  631. dev = Dev1;
  632. if(ataready(cmdport, ctlport, dev, Bsy, 0, 20*1000) < 0)
  633. goto trydev1;
  634. }
  635. }
  636. /*
  637. * Disable interrupts on any detected controllers.
  638. */
  639. outb(ctlport+Dc, Nien);
  640. tryedd1:
  641. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 105*1000) < 0){
  642. /*
  643. * There's something there, but it didn't come up clean,
  644. * so try hitting it with a big stick. The timing here is
  645. * wrong but this is a last-ditch effort and it sometimes
  646. * gets some marginal hardware back online.
  647. */
  648. atasrst(ctlport);
  649. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 106*1000) < 0)
  650. goto release;
  651. }
  652. /*
  653. * Can only get here if controller is not busy.
  654. * If there are drives Bsy will be set within 400nS,
  655. * must wait 2mS before testing Status.
  656. * Wait for the command to complete (6 seconds max).
  657. */
  658. outb(cmdport+Command, Cedd);
  659. delay(2);
  660. if(ataready(cmdport, ctlport, dev, Bsy|Drq, 0, 6*1000*1000) < 0)
  661. goto release;
  662. /*
  663. * If bit 0 of the error register is set then the selected drive
  664. * exists. This is enough to detect single-drive configurations.
  665. * However, if the master exists there is no way short of executing
  666. * a command to determine if a slave is present.
  667. * It appears possible to get here testing Dev0 although it doesn't
  668. * exist and the EDD won't take, so try again with Dev1.
  669. */
  670. error = inb(cmdport+Error);
  671. atadebug(cmdport, ctlport, "ataprobe: dev %uX", dev);
  672. if((error & ~0x80) != 0x01){
  673. if(dev == Dev1)
  674. goto release;
  675. dev = Dev1;
  676. goto tryedd1;
  677. }
  678. /*
  679. * At least one drive is known to exist, try to
  680. * identify it. If that fails, don't bother checking
  681. * any further.
  682. * If the one drive found is Dev0 and the EDD command
  683. * didn't indicate Dev1 doesn't exist, check for it.
  684. */
  685. if((drive = atadrive(cmdport, ctlport, dev)) == nil)
  686. goto release;
  687. if((ctlr = malloc(sizeof(Ctlr))) == nil){
  688. free(drive);
  689. goto release;
  690. }
  691. memset(ctlr, 0, sizeof(Ctlr));
  692. if((sdev = malloc(sizeof(SDev))) == nil){
  693. free(ctlr);
  694. free(drive);
  695. goto release;
  696. }
  697. memset(sdev, 0, sizeof(SDev));
  698. drive->ctlr = ctlr;
  699. if(dev == Dev0){
  700. ctlr->drive[0] = drive;
  701. if(!(error & 0x80)){
  702. /*
  703. * Always leave Dh pointing to a valid drive,
  704. * otherwise a subsequent call to ataready on
  705. * this controller may try to test a bogus Status.
  706. * Ataprobe is the only place possibly invalid
  707. * drives should be selected.
  708. */
  709. drive = atadrive(cmdport, ctlport, Dev1);
  710. if(drive != nil){
  711. drive->ctlr = ctlr;
  712. ctlr->drive[1] = drive;
  713. }
  714. else{
  715. outb(cmdport+Dh, Dev0);
  716. microdelay(1);
  717. }
  718. }
  719. }
  720. else
  721. ctlr->drive[1] = drive;
  722. ctlr->cmdport = cmdport;
  723. ctlr->ctlport = ctlport;
  724. ctlr->irq = irq;
  725. ctlr->tbdf = BUSUNKNOWN;
  726. ctlr->command = Cedd; /* debugging */
  727. sdev->ifc = &sdataifc;
  728. sdev->ctlr = ctlr;
  729. sdev->nunit = 2;
  730. ctlr->sdev = sdev;
  731. return sdev;
  732. }
  733. static void
  734. ataclear(SDev *sdev)
  735. {
  736. Ctlr* ctlr;
  737. ctlr = sdev->ctlr;
  738. iofree(ctlr->cmdport);
  739. iofree(ctlr->ctlport + As);
  740. if (ctlr->drive[0])
  741. free(ctlr->drive[0]);
  742. if (ctlr->drive[1])
  743. free(ctlr->drive[1]);
  744. if (sdev->name)
  745. free(sdev->name);
  746. if (sdev->unitflg)
  747. free(sdev->unitflg);
  748. if (sdev->unit)
  749. free(sdev->unit);
  750. free(ctlr);
  751. free(sdev);
  752. }
  753. static char *
  754. atastat(SDev *sdev, char *p, char *e)
  755. {
  756. Ctlr *ctlr = sdev->ctlr;
  757. return seprint(p, e, "%s ata port %X ctl %X irq %d\n",
  758. sdev->name, ctlr->cmdport, ctlr->ctlport, ctlr->irq);
  759. }
  760. static SDev*
  761. ataprobew(DevConf *cf)
  762. {
  763. if (cf->nports != 2)
  764. error(Ebadarg);
  765. return ataprobe(cf->ports[0].port, cf->ports[1].port, cf->intnum);
  766. }
  767. static int
  768. atasetsense(Drive* drive, int status, int key, int asc, int ascq)
  769. {
  770. drive->sense[2] = key;
  771. drive->sense[12] = asc;
  772. drive->sense[13] = ascq;
  773. return status;
  774. }
  775. static int
  776. atastandby(Drive* drive, int period)
  777. {
  778. Ctlr* ctlr;
  779. int cmdport, done;
  780. ctlr = drive->ctlr;
  781. drive->command = Cstandby;
  782. qlock(ctlr);
  783. cmdport = ctlr->cmdport;
  784. ilock(ctlr);
  785. outb(cmdport+Count, period);
  786. outb(cmdport+Dh, drive->dev);
  787. ctlr->done = 0;
  788. ctlr->curdrive = drive;
  789. ctlr->command = Cstandby; /* debugging */
  790. outb(cmdport+Command, Cstandby);
  791. iunlock(ctlr);
  792. while(waserror())
  793. ;
  794. tsleep(ctlr, atadone, ctlr, 30*1000);
  795. poperror();
  796. done = ctlr->done;
  797. qunlock(ctlr);
  798. if(!done || (drive->status & Err))
  799. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  800. return SDok;
  801. }
  802. static int
  803. atamodesense(Drive* drive, uchar* cmd)
  804. {
  805. int len;
  806. /*
  807. * Fake a vendor-specific request with page code 0,
  808. * return the drive info.
  809. */
  810. if((cmd[2] & 0x3F) != 0 && (cmd[2] & 0x3F) != 0x3F)
  811. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  812. len = (cmd[7]<<8)|cmd[8];
  813. if(len == 0)
  814. return SDok;
  815. if(len < 8+sizeof(drive->info))
  816. return atasetsense(drive, SDcheck, 0x05, 0x1A, 0);
  817. if(drive->data == nil || drive->dlen < len)
  818. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  819. memset(drive->data, 0, 8);
  820. drive->data[0] = sizeof(drive->info)>>8;
  821. drive->data[1] = sizeof(drive->info);
  822. memmove(drive->data+8, drive->info, sizeof(drive->info));
  823. drive->data += 8+sizeof(drive->info);
  824. return SDok;
  825. }
  826. static void
  827. atanop(Drive* drive, int subcommand)
  828. {
  829. Ctlr* ctlr;
  830. int as, cmdport, ctlport, timeo;
  831. /*
  832. * Attempt to abort a command by using NOP.
  833. * In response, the drive is supposed to set Abrt
  834. * in the Error register, set (Drdy|Err) in Status
  835. * and clear Bsy when done. However, some drives
  836. * (e.g. ATAPI Zip) just go Bsy then clear Status
  837. * when done, hence the timeout loop only on Bsy
  838. * and the forced setting of drive->error.
  839. */
  840. ctlr = drive->ctlr;
  841. cmdport = ctlr->cmdport;
  842. outb(cmdport+Features, subcommand);
  843. outb(cmdport+Dh, drive->dev);
  844. ctlr->command = Cnop; /* debugging */
  845. outb(cmdport+Command, Cnop);
  846. microdelay(1);
  847. ctlport = ctlr->ctlport;
  848. for(timeo = 0; timeo < 1000; timeo++){
  849. as = inb(ctlport+As);
  850. if(!(as & Bsy))
  851. break;
  852. microdelay(1);
  853. }
  854. drive->error |= Abrt;
  855. }
  856. static void
  857. ataabort(Drive* drive, int dolock)
  858. {
  859. /*
  860. * If NOP is available (packet commands) use it otherwise
  861. * must try a software reset.
  862. */
  863. if(dolock)
  864. ilock(drive->ctlr);
  865. if(atacsf(drive, 0x0000000000004000LL, 0))
  866. atanop(drive, 0);
  867. else{
  868. atasrst(drive->ctlr->ctlport);
  869. drive->error |= Abrt;
  870. }
  871. if(dolock)
  872. iunlock(drive->ctlr);
  873. }
  874. static int
  875. atadmasetup(Drive* drive, int len)
  876. {
  877. Prd *prd;
  878. ulong pa;
  879. Ctlr *ctlr;
  880. int bmiba, bmisx, count;
  881. pa = PCIWADDR(drive->data);
  882. if(pa & 0x03)
  883. return -1;
  884. ctlr = drive->ctlr;
  885. prd = ctlr->prdt;
  886. /*
  887. * Sometimes drives identify themselves as being DMA capable
  888. * although they are not on a busmastering controller.
  889. */
  890. if(prd == nil){
  891. drive->dmactl = 0;
  892. print("disabling dma: not on a busmastering controller\n");
  893. return -1;
  894. }
  895. for(;;){
  896. prd->pa = pa;
  897. count = 64*1024 - (pa & 0xFFFF);
  898. if(count >= len){
  899. prd->count = PrdEOT|(len & 0xFFFF);
  900. break;
  901. }
  902. prd->count = count;
  903. len -= count;
  904. pa += count;
  905. prd++;
  906. }
  907. bmiba = ctlr->bmiba;
  908. outl(bmiba+Bmidtpx, PCIWADDR(ctlr->prdt));
  909. if(drive->write)
  910. outb(ctlr->bmiba+Bmicx, 0);
  911. else
  912. outb(ctlr->bmiba+Bmicx, Rwcon);
  913. bmisx = inb(bmiba+Bmisx);
  914. outb(bmiba+Bmisx, bmisx|Ideints|Idedmae);
  915. return 0;
  916. }
  917. static void
  918. atadmastart(Ctlr* ctlr, int write)
  919. {
  920. if(write)
  921. outb(ctlr->bmiba+Bmicx, Ssbm);
  922. else
  923. outb(ctlr->bmiba+Bmicx, Rwcon|Ssbm);
  924. }
  925. static int
  926. atadmastop(Ctlr* ctlr)
  927. {
  928. int bmiba;
  929. bmiba = ctlr->bmiba;
  930. outb(bmiba+Bmicx, inb(bmiba+Bmicx) & ~Ssbm);
  931. return inb(bmiba+Bmisx);
  932. }
  933. static void
  934. atadmainterrupt(Drive* drive, int count)
  935. {
  936. Ctlr* ctlr;
  937. int bmiba, bmisx;
  938. ctlr = drive->ctlr;
  939. bmiba = ctlr->bmiba;
  940. bmisx = inb(bmiba+Bmisx);
  941. switch(bmisx & (Ideints|Idedmae|Bmidea)){
  942. case Bmidea:
  943. /*
  944. * Data transfer still in progress, nothing to do
  945. * (this should never happen).
  946. */
  947. return;
  948. case Ideints:
  949. case Ideints|Bmidea:
  950. /*
  951. * Normal termination, tidy up.
  952. */
  953. drive->data += count;
  954. break;
  955. default:
  956. /*
  957. * What's left are error conditions (memory transfer
  958. * problem) and the device is not done but the PRD is
  959. * exhausted. For both cases must somehow tell the
  960. * drive to abort.
  961. */
  962. ataabort(drive, 0);
  963. break;
  964. }
  965. atadmastop(ctlr);
  966. ctlr->done = 1;
  967. }
  968. static void
  969. atapktinterrupt(Drive* drive)
  970. {
  971. Ctlr* ctlr;
  972. int cmdport, len;
  973. ctlr = drive->ctlr;
  974. cmdport = ctlr->cmdport;
  975. switch(inb(cmdport+Ir) & (/*Rel|*/Io|Cd)){
  976. case Cd:
  977. outss(cmdport+Data, drive->pktcmd, drive->pkt/2);
  978. break;
  979. case 0:
  980. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  981. if(drive->data+len > drive->limit){
  982. atanop(drive, 0);
  983. break;
  984. }
  985. outss(cmdport+Data, drive->data, len/2);
  986. drive->data += len;
  987. break;
  988. case Io:
  989. len = (inb(cmdport+Bytehi)<<8)|inb(cmdport+Bytelo);
  990. if(drive->data+len > drive->limit){
  991. atanop(drive, 0);
  992. break;
  993. }
  994. inss(cmdport+Data, drive->data, len/2);
  995. drive->data += len;
  996. break;
  997. case Io|Cd:
  998. if(drive->pktdma)
  999. atadmainterrupt(drive, drive->dlen);
  1000. else
  1001. ctlr->done = 1;
  1002. break;
  1003. }
  1004. }
  1005. static int
  1006. atapktio(Drive* drive, uchar* cmd, int clen)
  1007. {
  1008. Ctlr *ctlr;
  1009. int as, cmdport, ctlport, len, r, timeo;
  1010. if(cmd[0] == 0x5A && (cmd[2] & 0x3F) == 0)
  1011. return atamodesense(drive, cmd);
  1012. r = SDok;
  1013. drive->command = Cpkt;
  1014. memmove(drive->pktcmd, cmd, clen);
  1015. memset(drive->pktcmd+clen, 0, drive->pkt-clen);
  1016. drive->limit = drive->data+drive->dlen;
  1017. ctlr = drive->ctlr;
  1018. cmdport = ctlr->cmdport;
  1019. ctlport = ctlr->ctlport;
  1020. qlock(ctlr);
  1021. if(ataready(cmdport, ctlport, drive->dev, Bsy|Drq, 0, 107*1000) < 0){
  1022. qunlock(ctlr);
  1023. return -1;
  1024. }
  1025. ilock(ctlr);
  1026. if(drive->dlen && drive->dmactl && !atadmasetup(drive, drive->dlen))
  1027. drive->pktdma = Dma;
  1028. else
  1029. drive->pktdma = 0;
  1030. outb(cmdport+Features, drive->pktdma);
  1031. outb(cmdport+Count, 0);
  1032. outb(cmdport+Sector, 0);
  1033. len = 16*drive->secsize;
  1034. outb(cmdport+Bytelo, len);
  1035. outb(cmdport+Bytehi, len>>8);
  1036. outb(cmdport+Dh, drive->dev);
  1037. ctlr->done = 0;
  1038. ctlr->curdrive = drive;
  1039. ctlr->command = Cpkt; /* debugging */
  1040. if(drive->pktdma)
  1041. atadmastart(ctlr, drive->write);
  1042. outb(cmdport+Command, Cpkt);
  1043. if((drive->info[Iconfig] & 0x0060) != 0x0020){
  1044. microdelay(1);
  1045. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Chk, 4*1000);
  1046. if(as < 0)
  1047. r = SDtimeout;
  1048. else if(as & Chk)
  1049. r = SDcheck;
  1050. else
  1051. atapktinterrupt(drive);
  1052. }
  1053. iunlock(ctlr);
  1054. while(waserror())
  1055. ;
  1056. if(!drive->pktdma)
  1057. sleep(ctlr, atadone, ctlr);
  1058. else for(timeo = 0; !ctlr->done; timeo++){
  1059. tsleep(ctlr, atadone, ctlr, 1000);
  1060. if(ctlr->done)
  1061. break;
  1062. ilock(ctlr);
  1063. atadmainterrupt(drive, 0);
  1064. if(!drive->error && timeo > 10){
  1065. ataabort(drive, 0);
  1066. atadmastop(ctlr);
  1067. drive->dmactl = 0;
  1068. drive->error |= Abrt;
  1069. }
  1070. if(drive->error){
  1071. drive->status |= Chk;
  1072. ctlr->curdrive = nil;
  1073. }
  1074. iunlock(ctlr);
  1075. }
  1076. poperror();
  1077. qunlock(ctlr);
  1078. if(drive->status & Chk)
  1079. r = SDcheck;
  1080. return r;
  1081. }
  1082. static int
  1083. atageniostart(Drive* drive, ulong lba)
  1084. {
  1085. Ctlr *ctlr;
  1086. int as, c, cmdport, ctlport, h, len, s, use48;
  1087. use48 = 0;
  1088. if((drive->dev&Lba48always) || (lba>>28)){
  1089. if(!(drive->dev & Lba48))
  1090. return -1;
  1091. use48 = 1;
  1092. c = h = s = 0;
  1093. }else if(drive->dev & Lba){
  1094. c = (lba>>8) & 0xFFFF;
  1095. h = (lba>>24) & 0x0F;
  1096. s = lba & 0xFF;
  1097. }else{
  1098. c = lba/(drive->s*drive->h);
  1099. h = ((lba/drive->s) % drive->h);
  1100. s = (lba % drive->s) + 1;
  1101. }
  1102. ctlr = drive->ctlr;
  1103. cmdport = ctlr->cmdport;
  1104. ctlport = ctlr->ctlport;
  1105. if(ataready(cmdport, ctlport, drive->dev, Bsy|Drq, 0, 101*1000) < 0)
  1106. return -1;
  1107. ilock(ctlr);
  1108. if(drive->dmactl && !atadmasetup(drive, drive->count*drive->secsize)){
  1109. if(drive->write)
  1110. drive->command = Cwd;
  1111. else
  1112. drive->command = Crd;
  1113. }
  1114. else if(drive->rwmctl){
  1115. drive->block = drive->rwm*drive->secsize;
  1116. if(drive->write)
  1117. drive->command = Cwsm;
  1118. else
  1119. drive->command = Crsm;
  1120. }
  1121. else{
  1122. drive->block = drive->secsize;
  1123. if(drive->write)
  1124. drive->command = Cws;
  1125. else
  1126. drive->command = Crs;
  1127. }
  1128. drive->limit = drive->data + drive->count*drive->secsize;
  1129. if(use48){
  1130. outb(cmdport+Features, Lba48a);
  1131. outb(cmdport+Count, lba);
  1132. outb(cmdport+Sector, lba>>8);
  1133. outb(cmdport+Cyllo, lba>>16);
  1134. outb(cmdport+Cylhi, lba>>24);
  1135. outb(cmdport+Dh, drive->dev);
  1136. outb(cmdport+Features, Lba48b);
  1137. outb(cmdport+Count, drive->count);
  1138. outb(cmdport+Sector, drive->count>>8);
  1139. outb(cmdport+Cyllo, 0); /* lba>>32 if lba were a vlong */
  1140. outb(cmdport+Cylhi, 0); /* lba>>40 if lba were a vlong */
  1141. outb(cmdport+Dh, drive->dev);
  1142. }else{
  1143. outb(cmdport+Count, drive->count);
  1144. outb(cmdport+Sector, s);
  1145. outb(cmdport+Dh, drive->dev|h);
  1146. outb(cmdport+Cyllo, c);
  1147. outb(cmdport+Cylhi, c>>8);
  1148. }
  1149. ctlr->done = 0;
  1150. ctlr->curdrive = drive;
  1151. ctlr->command = drive->command; /* debugging */
  1152. outb(cmdport+Command, drive->command);
  1153. switch(drive->command){
  1154. case Cws:
  1155. case Cwsm:
  1156. microdelay(1);
  1157. as = ataready(cmdport, ctlport, 0, Bsy, Drq|Err, 1000);
  1158. if(as < 0 || (as & Err)){
  1159. iunlock(ctlr);
  1160. return -1;
  1161. }
  1162. len = drive->block;
  1163. if(drive->data+len > drive->limit)
  1164. len = drive->limit-drive->data;
  1165. outss(cmdport+Data, drive->data, len/2);
  1166. break;
  1167. case Crd:
  1168. case Cwd:
  1169. atadmastart(ctlr, drive->write);
  1170. break;
  1171. }
  1172. iunlock(ctlr);
  1173. return 0;
  1174. }
  1175. static int
  1176. atagenioretry(Drive* drive)
  1177. {
  1178. if(drive->dmactl){
  1179. drive->dmactl = 0;
  1180. print("atagenioretry: disabling dma\n");
  1181. }
  1182. else if(drive->rwmctl)
  1183. drive->rwmctl = 0;
  1184. else
  1185. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1186. return SDretry;
  1187. }
  1188. static int
  1189. atagenio(Drive* drive, uchar* cmd, int)
  1190. {
  1191. uchar *p;
  1192. Ctlr *ctlr;
  1193. int count, len;
  1194. ulong lba;
  1195. /*
  1196. * Map SCSI commands into ATA commands for discs.
  1197. * Fail any command with a LUN except INQUIRY which
  1198. * will return 'logical unit not supported'.
  1199. */
  1200. if((cmd[1]>>5) && cmd[0] != 0x12)
  1201. return atasetsense(drive, SDcheck, 0x05, 0x25, 0);
  1202. switch(cmd[0]){
  1203. default:
  1204. return atasetsense(drive, SDcheck, 0x05, 0x20, 0);
  1205. case 0x00: /* test unit ready */
  1206. return SDok;
  1207. case 0x03: /* request sense */
  1208. if(cmd[4] < sizeof(drive->sense))
  1209. len = cmd[4];
  1210. else
  1211. len = sizeof(drive->sense);
  1212. if(drive->data && drive->dlen >= len){
  1213. memmove(drive->data, drive->sense, len);
  1214. drive->data += len;
  1215. }
  1216. return SDok;
  1217. case 0x12: /* inquiry */
  1218. if(cmd[4] < sizeof(drive->inquiry))
  1219. len = cmd[4];
  1220. else
  1221. len = sizeof(drive->inquiry);
  1222. if(drive->data && drive->dlen >= len){
  1223. memmove(drive->data, drive->inquiry, len);
  1224. drive->data += len;
  1225. }
  1226. return SDok;
  1227. case 0x1B: /* start/stop unit */
  1228. /*
  1229. * NOP for now, can use the power management feature
  1230. * set later.
  1231. */
  1232. return SDok;
  1233. case 0x25: /* read capacity */
  1234. if((cmd[1] & 0x01) || cmd[2] || cmd[3])
  1235. return atasetsense(drive, SDcheck, 0x05, 0x24, 0);
  1236. if(drive->data == nil || drive->dlen < 8)
  1237. return atasetsense(drive, SDcheck, 0x05, 0x20, 1);
  1238. /*
  1239. * Read capacity returns the LBA of the last sector.
  1240. */
  1241. len = drive->sectors-1;
  1242. p = drive->data;
  1243. *p++ = len>>24;
  1244. *p++ = len>>16;
  1245. *p++ = len>>8;
  1246. *p++ = len;
  1247. len = drive->secsize;
  1248. *p++ = len>>24;
  1249. *p++ = len>>16;
  1250. *p++ = len>>8;
  1251. *p = len;
  1252. drive->data += 8;
  1253. return SDok;
  1254. case 0x28: /* read */
  1255. case 0x2A: /* write */
  1256. break;
  1257. case 0x5A:
  1258. return atamodesense(drive, cmd);
  1259. }
  1260. ctlr = drive->ctlr;
  1261. lba = (cmd[2]<<24)|(cmd[3]<<16)|(cmd[4]<<8)|cmd[5];
  1262. count = (cmd[7]<<8)|cmd[8];
  1263. if(drive->data == nil)
  1264. return SDok;
  1265. if(drive->dlen < count*drive->secsize)
  1266. count = drive->dlen/drive->secsize;
  1267. qlock(ctlr);
  1268. while(count){
  1269. if(count > 256)
  1270. drive->count = 256;
  1271. else
  1272. drive->count = count;
  1273. if(atageniostart(drive, lba)){
  1274. ilock(ctlr);
  1275. atanop(drive, 0);
  1276. iunlock(ctlr);
  1277. qunlock(ctlr);
  1278. return atagenioretry(drive);
  1279. }
  1280. while(waserror())
  1281. ;
  1282. tsleep(ctlr, atadone, ctlr, 30*1000);
  1283. poperror();
  1284. if(!ctlr->done){
  1285. /*
  1286. * What should the above timeout be? In
  1287. * standby and sleep modes it could take as
  1288. * long as 30 seconds for a drive to respond.
  1289. * Very hard to get out of this cleanly.
  1290. */
  1291. atadumpstate(drive, cmd, lba, count);
  1292. ataabort(drive, 1);
  1293. qunlock(ctlr);
  1294. return atagenioretry(drive);
  1295. }
  1296. if(drive->status & Err){
  1297. qunlock(ctlr);
  1298. return atasetsense(drive, SDcheck, 4, 8, drive->error);
  1299. }
  1300. count -= drive->count;
  1301. lba += drive->count;
  1302. }
  1303. qunlock(ctlr);
  1304. return SDok;
  1305. }
  1306. static int
  1307. atario(SDreq* r)
  1308. {
  1309. Ctlr *ctlr;
  1310. Drive *drive;
  1311. SDunit *unit;
  1312. uchar cmd10[10], *cmdp, *p;
  1313. int clen, reqstatus, status;
  1314. unit = r->unit;
  1315. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil){
  1316. r->status = SDtimeout;
  1317. return SDtimeout;
  1318. }
  1319. drive = ctlr->drive[unit->subno];
  1320. /*
  1321. * Most SCSI commands can be passed unchanged except for
  1322. * the padding on the end. The few which require munging
  1323. * are not used internally. Mode select/sense(6) could be
  1324. * converted to the 10-byte form but it's not worth the
  1325. * effort. Read/write(6) are easy.
  1326. */
  1327. switch(r->cmd[0]){
  1328. case 0x08: /* read */
  1329. case 0x0A: /* write */
  1330. cmdp = cmd10;
  1331. memset(cmdp, 0, sizeof(cmd10));
  1332. cmdp[0] = r->cmd[0]|0x20;
  1333. cmdp[1] = r->cmd[1] & 0xE0;
  1334. cmdp[5] = r->cmd[3];
  1335. cmdp[4] = r->cmd[2];
  1336. cmdp[3] = r->cmd[1] & 0x0F;
  1337. cmdp[8] = r->cmd[4];
  1338. clen = sizeof(cmd10);
  1339. break;
  1340. default:
  1341. cmdp = r->cmd;
  1342. clen = r->clen;
  1343. break;
  1344. }
  1345. qlock(drive);
  1346. retry:
  1347. drive->write = r->write;
  1348. drive->data = r->data;
  1349. drive->dlen = r->dlen;
  1350. drive->status = 0;
  1351. drive->error = 0;
  1352. if(drive->pkt)
  1353. status = atapktio(drive, cmdp, clen);
  1354. else
  1355. status = atagenio(drive, cmdp, clen);
  1356. if(status == SDretry){
  1357. if(DbgDEBUG)
  1358. print("%s: retry: dma %8.8uX rwm %4.4uX\n",
  1359. unit->name, drive->dmactl, drive->rwmctl);
  1360. goto retry;
  1361. }
  1362. if(status == SDok){
  1363. atasetsense(drive, SDok, 0, 0, 0);
  1364. if(drive->data){
  1365. p = r->data;
  1366. r->rlen = drive->data - p;
  1367. }
  1368. else
  1369. r->rlen = 0;
  1370. }
  1371. else if(status == SDcheck && !(r->flags & SDnosense)){
  1372. drive->write = 0;
  1373. memset(cmd10, 0, sizeof(cmd10));
  1374. cmd10[0] = 0x03;
  1375. cmd10[1] = r->lun<<5;
  1376. cmd10[4] = sizeof(r->sense)-1;
  1377. drive->data = r->sense;
  1378. drive->dlen = sizeof(r->sense)-1;
  1379. drive->status = 0;
  1380. drive->error = 0;
  1381. if(drive->pkt)
  1382. reqstatus = atapktio(drive, cmd10, 6);
  1383. else
  1384. reqstatus = atagenio(drive, cmd10, 6);
  1385. if(reqstatus == SDok){
  1386. r->flags |= SDvalidsense;
  1387. atasetsense(drive, SDok, 0, 0, 0);
  1388. }
  1389. }
  1390. qunlock(drive);
  1391. r->status = status;
  1392. if(status != SDok)
  1393. return status;
  1394. /*
  1395. * Fix up any results.
  1396. * Many ATAPI CD-ROMs ignore the LUN field completely and
  1397. * return valid INQUIRY data. Patch the response to indicate
  1398. * 'logical unit not supported' if the LUN is non-zero.
  1399. */
  1400. switch(cmdp[0]){
  1401. case 0x12: /* inquiry */
  1402. if((p = r->data) == nil)
  1403. break;
  1404. if((cmdp[1]>>5) && (!drive->pkt || (p[0] & 0x1F) == 0x05))
  1405. p[0] = 0x7F;
  1406. /*FALLTHROUGH*/
  1407. default:
  1408. break;
  1409. }
  1410. return SDok;
  1411. }
  1412. static void
  1413. atainterrupt(Ureg*, void* arg)
  1414. {
  1415. Ctlr *ctlr;
  1416. Drive *drive;
  1417. int cmdport, len, status;
  1418. ctlr = arg;
  1419. ilock(ctlr);
  1420. if(inb(ctlr->ctlport+As) & Bsy){
  1421. iunlock(ctlr);
  1422. if(DEBUG & DbgDEBUG)
  1423. print("IBsy+");
  1424. return;
  1425. }
  1426. cmdport = ctlr->cmdport;
  1427. status = inb(cmdport+Status);
  1428. if((drive = ctlr->curdrive) == nil){
  1429. iunlock(ctlr);
  1430. if((DEBUG & DbgINL) && ctlr->command != Cedd)
  1431. print("Inil%2.2uX+", ctlr->command);
  1432. return;
  1433. }
  1434. if(status & Err)
  1435. drive->error = inb(cmdport+Error);
  1436. else switch(drive->command){
  1437. default:
  1438. drive->error = Abrt;
  1439. break;
  1440. case Crs:
  1441. case Crsm:
  1442. if(!(status & Drq)){
  1443. drive->error = Abrt;
  1444. break;
  1445. }
  1446. len = drive->block;
  1447. if(drive->data+len > drive->limit)
  1448. len = drive->limit-drive->data;
  1449. inss(cmdport+Data, drive->data, len/2);
  1450. drive->data += len;
  1451. if(drive->data >= drive->limit)
  1452. ctlr->done = 1;
  1453. break;
  1454. case Cws:
  1455. case Cwsm:
  1456. len = drive->block;
  1457. if(drive->data+len > drive->limit)
  1458. len = drive->limit-drive->data;
  1459. drive->data += len;
  1460. if(drive->data >= drive->limit){
  1461. ctlr->done = 1;
  1462. break;
  1463. }
  1464. if(!(status & Drq)){
  1465. drive->error = Abrt;
  1466. break;
  1467. }
  1468. len = drive->block;
  1469. if(drive->data+len > drive->limit)
  1470. len = drive->limit-drive->data;
  1471. outss(cmdport+Data, drive->data, len/2);
  1472. break;
  1473. case Cpkt:
  1474. atapktinterrupt(drive);
  1475. break;
  1476. case Crd:
  1477. case Cwd:
  1478. atadmainterrupt(drive, drive->count*drive->secsize);
  1479. break;
  1480. case Cstandby:
  1481. ctlr->done = 1;
  1482. break;
  1483. }
  1484. iunlock(ctlr);
  1485. if(drive->error){
  1486. status |= Err;
  1487. ctlr->done = 1;
  1488. }
  1489. if(ctlr->done){
  1490. ctlr->curdrive = nil;
  1491. drive->status = status;
  1492. wakeup(ctlr);
  1493. }
  1494. }
  1495. static SDev*
  1496. atapnp(void)
  1497. {
  1498. Ctlr *ctlr;
  1499. Pcidev *p;
  1500. int channel, ispc87415, pi, r;
  1501. SDev *legacy[2], *sdev, *head, *tail;
  1502. legacy[0] = legacy[1] = head = tail = nil;
  1503. if(sdev = ataprobe(0x1F0, 0x3F4, IrqATA0)){
  1504. head = tail = sdev;
  1505. legacy[0] = sdev;
  1506. }
  1507. if(sdev = ataprobe(0x170, 0x374, IrqATA1)){
  1508. if(head != nil)
  1509. tail->next = sdev;
  1510. else
  1511. head = sdev;
  1512. tail = sdev;
  1513. legacy[1] = sdev;
  1514. }
  1515. p = nil;
  1516. while(p = pcimatch(p, 0, 0)){
  1517. /*
  1518. * Look for devices with the correct class and sub-class
  1519. * code and known device and vendor ID; add native-mode
  1520. * channels to the list to be probed, save info for the
  1521. * compatibility mode channels.
  1522. * Note that the legacy devices should not be considered
  1523. * PCI devices by the interrupt controller.
  1524. * For both native and legacy, save info for busmastering
  1525. * if capable.
  1526. * Promise Ultra ATA/66 (PDC20262) appears to
  1527. * 1) give a sub-class of 'other mass storage controller'
  1528. * instead of 'IDE controller', regardless of whether it's
  1529. * the only controller or not;
  1530. * 2) put 0 in the programming interface byte (probably
  1531. * as a consequence of 1) above).
  1532. */
  1533. if(p->ccrb != 0x01 || (p->ccru != 0x01 && p->ccru != 0x80))
  1534. continue;
  1535. pi = p->ccrp;
  1536. ispc87415 = 0;
  1537. switch((p->did<<16)|p->vid){
  1538. default:
  1539. continue;
  1540. case (0x0002<<16)|0x100B: /* NS PC87415 */
  1541. /*
  1542. * Disable interrupts on both channels until
  1543. * after they are probed for drives.
  1544. * This must be called before interrupts are
  1545. * enabled because the IRQ may be shared.
  1546. */
  1547. ispc87415 = 1;
  1548. pcicfgw32(p, 0x40, 0x00000300);
  1549. break;
  1550. case (0x1000<<16)|0x1042: /* PC-Tech RZ1000 */
  1551. /*
  1552. * Turn off prefetch. Overkill, but cheap.
  1553. */
  1554. r = pcicfgr32(p, 0x40);
  1555. r &= ~0x2000;
  1556. pcicfgw32(p, 0x40, r);
  1557. break;
  1558. case (0x4D38<<16)|0x105A: /* Promise PDC20262 */
  1559. case (0x4D30<<16)|0x105A: /* Promise PDC202xx */
  1560. pi = 0x85;
  1561. break;
  1562. case (0x0004<<16)|0x1103: /* HighPoint HPT-370 */
  1563. pi = 0x85;
  1564. /*
  1565. * Turn off fast interrupt prediction.
  1566. */
  1567. if((r = pcicfgr8(p, 0x51)) & 0x80)
  1568. pcicfgw8(p, 0x51, r & ~0x80);
  1569. if((r = pcicfgr8(p, 0x55)) & 0x80)
  1570. pcicfgw8(p, 0x55, r & ~0x80);
  1571. break;
  1572. case (0x0640<<16)|0x1095: /* CMD 640B */
  1573. /*
  1574. * Bugfix code here...
  1575. */
  1576. break;
  1577. case (0x0646<<16)|0x1095: /* CMD 646 */
  1578. case (0x0571<<16)|0x1106: /* VIA 82C686 */
  1579. case (0x0211<<16)|0x1166: /* ServerWorks IB6566 */
  1580. case (0x1230<<16)|0x8086: /* 82371FB (PIIX) */
  1581. case (0x7010<<16)|0x8086: /* 82371SB (PIIX3) */
  1582. case (0x7111<<16)|0x8086: /* 82371[AE]B (PIIX4[E]) */
  1583. case (0x2411<<16)|0x8086: /* 82801AA (ICH) */
  1584. case (0x2421<<16)|0x8086: /* 82801AB (ICH0) */
  1585. case (0x244A<<16)|0x8086: /* 82801BA (ICH2, Mobile) */
  1586. case (0x244B<<16)|0x8086: /* 82801BA (ICH2, High-End) */
  1587. case (0x248A<<16)|0x8086: /* 82801CA (ICH3, Mobile) */
  1588. case (0x248B<<16)|0x8086: /* 82801CA (ICH3, High-End) */
  1589. case (0x24CB<<16)|0x8086: /* 82801DB (ICH4, High-End) */
  1590. break;
  1591. }
  1592. for(channel = 0; channel < 2; channel++){
  1593. if(pi & (1<<(2*channel))){
  1594. sdev = ataprobe(p->mem[0+2*channel].bar & ~0x01,
  1595. p->mem[1+2*channel].bar & ~0x01,
  1596. p->intl);
  1597. if(sdev == nil)
  1598. continue;
  1599. ctlr = sdev->ctlr;
  1600. if(ispc87415) {
  1601. ctlr->ienable = pc87415ienable;
  1602. print("pc87415disable: not yet implemented\n");
  1603. }
  1604. if(head != nil)
  1605. tail->next = sdev;
  1606. else
  1607. head = sdev;
  1608. tail = sdev;
  1609. ctlr->tbdf = p->tbdf;
  1610. }
  1611. else if((sdev = legacy[channel]) == nil)
  1612. continue;
  1613. else
  1614. ctlr = sdev->ctlr;
  1615. ctlr->pcidev = p;
  1616. if(!(pi & 0x80))
  1617. continue;
  1618. ctlr->bmiba = (p->mem[4].bar & ~0x01) + channel*8;
  1619. }
  1620. }
  1621. if(0){
  1622. int port;
  1623. ISAConf isa;
  1624. /*
  1625. * Hack for PCMCIA drives.
  1626. * This will be tidied once we figure out how the whole
  1627. * removeable device thing is going to work.
  1628. */
  1629. memset(&isa, 0, sizeof(isa));
  1630. isa.port = 0x180; /* change this for your machine */
  1631. isa.irq = 11; /* change this for your machine */
  1632. port = isa.port+0x0C;
  1633. channel = pcmspecial("MK2001MPL", &isa);
  1634. if(channel == -1)
  1635. channel = pcmspecial("SunDisk", &isa);
  1636. if(channel == -1){
  1637. isa.irq = 10;
  1638. channel = pcmspecial("CF", &isa);
  1639. }
  1640. if(channel == -1){
  1641. isa.irq = 10;
  1642. channel = pcmspecial("OLYMPUS", &isa);
  1643. }
  1644. if(channel == -1){
  1645. port = isa.port+0x204;
  1646. channel = pcmspecial("ATA/ATAPI", &isa);
  1647. }
  1648. if(channel >= 0 && (sdev = ataprobe(isa.port, port, isa.irq)) != nil){
  1649. if(head != nil)
  1650. tail->next = sdev;
  1651. else
  1652. head = sdev;
  1653. }
  1654. }
  1655. return head;
  1656. }
  1657. static SDev*
  1658. atalegacy(int port, int irq)
  1659. {
  1660. return ataprobe(port, port+0x204, irq);
  1661. }
  1662. static SDev*
  1663. ataid(SDev* sdev)
  1664. {
  1665. int i;
  1666. Ctlr *ctlr;
  1667. char name[32];
  1668. /*
  1669. * Legacy controllers are always 'C' and 'D' and if
  1670. * they exist and have drives will be first in the list.
  1671. * If there are no active legacy controllers, native
  1672. * controllers start at 'C'.
  1673. */
  1674. if(sdev == nil)
  1675. return nil;
  1676. ctlr = sdev->ctlr;
  1677. if(ctlr->cmdport == 0x1F0 || ctlr->cmdport == 0x170)
  1678. i = 2;
  1679. else
  1680. i = 0;
  1681. while(sdev){
  1682. if(sdev->ifc == &sdataifc){
  1683. ctlr = sdev->ctlr;
  1684. if(ctlr->cmdport == 0x1F0)
  1685. sdev->idno = 'C';
  1686. else if(ctlr->cmdport == 0x170)
  1687. sdev->idno = 'D';
  1688. else{
  1689. sdev->idno = 'C'+i;
  1690. i++;
  1691. }
  1692. snprint(name, sizeof(name), "sd%c", sdev->idno);
  1693. kstrdup(&sdev->name, name);
  1694. }
  1695. sdev = sdev->next;
  1696. }
  1697. return nil;
  1698. }
  1699. static int
  1700. ataenable(SDev* sdev)
  1701. {
  1702. Ctlr *ctlr;
  1703. char name[32];
  1704. ctlr = sdev->ctlr;
  1705. if(ctlr->bmiba){
  1706. #define ALIGN (4 * 1024)
  1707. if(ctlr->pcidev != nil)
  1708. pcisetbme(ctlr->pcidev);
  1709. // ctlr->prdt = xspanalloc(Nprd*sizeof(Prd), 4, 4*1024);
  1710. ctlr->prdtbase = xalloc(Nprd * sizeof(Prd) + ALIGN);
  1711. ctlr->prdt = (Prd *)(((ulong)ctlr->prdtbase + ALIGN) & ~(ALIGN - 1));
  1712. }
  1713. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  1714. intrenable(ctlr->irq, atainterrupt, ctlr, ctlr->tbdf, name);
  1715. outb(ctlr->ctlport+Dc, 0);
  1716. if(ctlr->ienable)
  1717. ctlr->ienable(ctlr);
  1718. return 1;
  1719. }
  1720. static int
  1721. atadisable(SDev *sdev)
  1722. {
  1723. Ctlr *ctlr;
  1724. char name[32];
  1725. ctlr = sdev->ctlr;
  1726. outb(ctlr->ctlport+Dc, Nien); /* disable interrupts */
  1727. if (ctlr->idisable)
  1728. ctlr->idisable(ctlr);
  1729. snprint(name, sizeof(name), "%s (%s)", sdev->name, sdev->ifc->name);
  1730. intrdisable(ctlr->irq, atainterrupt, ctlr, ctlr->tbdf, name);
  1731. if (ctlr->bmiba) {
  1732. if (ctlr->pcidev)
  1733. pciclrbme(ctlr->pcidev);
  1734. xfree(ctlr->prdtbase);
  1735. }
  1736. return 0;
  1737. }
  1738. static int
  1739. atarctl(SDunit* unit, char* p, int l)
  1740. {
  1741. int n;
  1742. Ctlr *ctlr;
  1743. Drive *drive;
  1744. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  1745. return 0;
  1746. drive = ctlr->drive[unit->subno];
  1747. qlock(drive);
  1748. n = snprint(p, l, "config %4.4uX capabilities %4.4uX",
  1749. drive->info[Iconfig], drive->info[Icapabilities]);
  1750. if(drive->dma)
  1751. n += snprint(p+n, l-n, " dma %8.8uX dmactl %8.8uX",
  1752. drive->dma, drive->dmactl);
  1753. if(drive->rwm)
  1754. n += snprint(p+n, l-n, " rwm %ud rwmctl %ud",
  1755. drive->rwm, drive->rwmctl);
  1756. n += snprint(p+n, l-n, "\n");
  1757. if(unit->sectors){
  1758. n += snprint(p+n, l-n, "geometry %ld %ld",
  1759. unit->sectors, unit->secsize);
  1760. if(drive->pkt == 0)
  1761. n += snprint(p+n, l-n, " %d %d %d",
  1762. drive->c, drive->h, drive->s);
  1763. n += snprint(p+n, l-n, "\n");
  1764. }
  1765. qunlock(drive);
  1766. return n;
  1767. }
  1768. static int
  1769. atawctl(SDunit* unit, Cmdbuf* cb)
  1770. {
  1771. int period;
  1772. Ctlr *ctlr;
  1773. Drive *drive;
  1774. if((ctlr = unit->dev->ctlr) == nil || ctlr->drive[unit->subno] == nil)
  1775. return 0;
  1776. drive = ctlr->drive[unit->subno];
  1777. qlock(drive);
  1778. if(waserror()){
  1779. qunlock(drive);
  1780. nexterror();
  1781. }
  1782. /*
  1783. * Dma and rwm control is passive at the moment,
  1784. * i.e. it is assumed that the hardware is set up
  1785. * correctly already either by the BIOS or when
  1786. * the drive was initially identified.
  1787. */
  1788. if(strcmp(cb->f[0], "dma") == 0){
  1789. if(cb->nf != 2 || drive->dma == 0)
  1790. error(Ebadctl);
  1791. if(strcmp(cb->f[1], "on") == 0)
  1792. drive->dmactl = drive->dma;
  1793. else if(strcmp(cb->f[1], "off") == 0)
  1794. drive->dmactl = 0;
  1795. else
  1796. error(Ebadctl);
  1797. }
  1798. else if(strcmp(cb->f[0], "rwm") == 0){
  1799. if(cb->nf != 2 || drive->rwm == 0)
  1800. error(Ebadctl);
  1801. if(strcmp(cb->f[1], "on") == 0)
  1802. drive->rwmctl = drive->rwm;
  1803. else if(strcmp(cb->f[1], "off") == 0)
  1804. drive->rwmctl = 0;
  1805. else
  1806. error(Ebadctl);
  1807. }
  1808. else if(strcmp(cb->f[0], "standby") == 0){
  1809. switch(cb->nf){
  1810. default:
  1811. error(Ebadctl);
  1812. case 2:
  1813. period = strtol(cb->f[1], 0, 0);
  1814. if(period && (period < 30 || period > 240*5))
  1815. error(Ebadctl);
  1816. period /= 5;
  1817. break;
  1818. }
  1819. if(atastandby(drive, period) != SDok)
  1820. error(Ebadctl);
  1821. }
  1822. else if(strcmp(cb->f[0], "48always") == 0){
  1823. switch(cb->nf){
  1824. default:
  1825. error(Ebadctl);
  1826. case 2:
  1827. if(strcmp(cb->f[1], "on") == 0)
  1828. drive->dev |= Lba48always;
  1829. else if(strcmp(cb->f[1], "off") == 0)
  1830. drive->dev &= ~Lba48always;
  1831. else
  1832. error(Ebadctl);
  1833. break;
  1834. }
  1835. }
  1836. else
  1837. error(Ebadctl);
  1838. qunlock(drive);
  1839. poperror();
  1840. return 0;
  1841. }
  1842. SDifc sdataifc = {
  1843. "ata", /* name */
  1844. atapnp, /* pnp */
  1845. atalegacy, /* legacy */
  1846. ataid, /* id */
  1847. ataenable, /* enable */
  1848. atadisable, /* disable */
  1849. scsiverify, /* verify */
  1850. scsionline, /* online */
  1851. atario, /* rio */
  1852. atarctl, /* rctl */
  1853. atawctl, /* wctl */
  1854. scsibio, /* bio */
  1855. ataprobew, /* probe */
  1856. ataclear, /* clear */
  1857. atastat, /* stat */
  1858. };