ether82563.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635
  1. /*
  2. * Intel 8256[36], 8257[12], 82573[ev] Gigabit Ethernet PCI-Express Controllers
  3. */
  4. #include "u.h"
  5. #include "../port/lib.h"
  6. #include "mem.h"
  7. #include "dat.h"
  8. #include "fns.h"
  9. #include "io.h"
  10. #include "../port/error.h"
  11. #include "../port/netif.h"
  12. #include "etherif.h"
  13. /*
  14. * these are in the order they appear in the manual, not numeric order.
  15. * It was too hard to find them in the book. Ref 21489, rev 2.6
  16. */
  17. enum {
  18. /* General */
  19. Ctrl = 0x0000, /* Device Control */
  20. Status = 0x0008, /* Device Status */
  21. Eec = 0x0010, /* EEPROM/Flash Control/Data */
  22. Eerd = 0x0014, /* EEPROM Read */
  23. Ctrlext = 0x0018, /* Extended Device Control */
  24. Fla = 0x001c, /* Flash Access */
  25. Mdic = 0x0020, /* MDI Control */
  26. Seresctl = 0x0024, /* Serdes ana */
  27. Fcal = 0x0028, /* Flow Control Address Low */
  28. Fcah = 0x002C, /* Flow Control Address High */
  29. Fct = 0x0030, /* Flow Control Type */
  30. Kumctrlsta = 0x0034, /* Kumeran Controll and Status Register */
  31. Vet = 0x0038, /* VLAN EtherType */
  32. Fcttv = 0x0170, /* Flow Control Transmit Timer Value */
  33. Txcw = 0x0178, /* Transmit Configuration Word */
  34. Rxcw = 0x0180, /* Receive Configuration Word */
  35. Ledctl = 0x0E00, /* LED control */
  36. Pba = 0x1000, /* Packet Buffer Allocation */
  37. Pbs = 0x1008, /* Packet Buffer Size */
  38. /* Interrupt */
  39. Icr = 0x00C0, /* Interrupt Cause Read */
  40. Itr = 0x00c4, /* Interrupt Throttling Rate */
  41. Ics = 0x00C8, /* Interrupt Cause Set */
  42. Ims = 0x00D0, /* Interrupt Mask Set/Read */
  43. Imc = 0x00D8, /* Interrupt mask Clear */
  44. Iam = 0x00E0, /* Interrupt acknowledge Auto Mask */
  45. /* Receive */
  46. Rctl = 0x0100, /* Control */
  47. Ert = 0x2008, /* Early Receive Threshold (573[EVL] only) */
  48. Fcrtl = 0x2160, /* Flow Control RX Threshold Low */
  49. Fcrth = 0x2168, /* Flow Control Rx Threshold High */
  50. Psrctl = 0x2170, /* Packet Split Receive Control */
  51. Rdbal = 0x2800, /* Rdesc Base Address Low Queue 0 */
  52. Rdbah = 0x2804, /* Rdesc Base Address High Queue 0 */
  53. Rdlen = 0x2808, /* Descriptor Length Queue 0 */
  54. Rdh = 0x2810, /* Descriptor Head Queue 0 */
  55. Rdt = 0x2818, /* Descriptor Tail Queue 0 */
  56. Rdtr = 0x2820, /* Descriptor Timer Ring */
  57. Rxdctl = 0x2828, /* Descriptor Control */
  58. Radv = 0x282C, /* Interrupt Absolute Delay Timer */
  59. Rdbal1 = 0x2900, /* Rdesc Base Address Low Queue 1 */
  60. Rdbah1 = 0x2804, /* Rdesc Base Address High Queue 1 */
  61. Rdlen1 = 0x2908, /* Descriptor Length Queue 1 */
  62. Rdh1 = 0x2910, /* Descriptor Head Queue 1 */
  63. Rdt1 = 0x2918, /* Descriptor Tail Queue 1 */
  64. Rxdctl1 = 0x2928, /* Descriptor Control Queue 1 */
  65. Rsrpd = 0x2c00, /* Small Packet Detect */
  66. Raid = 0x2c08, /* ACK interrupt delay */
  67. Cpuvec = 0x2c10, /* CPU Vector */
  68. Rxcsum = 0x5000, /* Checksum Control */
  69. Rfctl = 0x5008, /* Filter Control */
  70. Mta = 0x5200, /* Multicast Table Array */
  71. Ral = 0x5400, /* Receive Address Low */
  72. Rah = 0x5404, /* Receive Address High */
  73. Vfta = 0x5600, /* VLAN Filter Table Array */
  74. Mrqc = 0x5818, /* Multiple Receive Queues Command */
  75. Rssim = 0x5864, /* RSS Interrupt Mask */
  76. Rssir = 0x5868, /* RSS Interrupt Request */
  77. Reta = 0x5c00, /* Redirection Table */
  78. Rssrk = 0x5c80, /* RSS Random Key */
  79. /* Transmit */
  80. Tctl = 0x0400, /* Transmit Control */
  81. Tipg = 0x0410, /* Transmit IPG */
  82. Tkabgtxd = 0x3004, /* glci afe band gap transmit ref data, or something */
  83. Tdbal = 0x3800, /* Tdesc Base Address Low */
  84. Tdbah = 0x3804, /* Tdesc Base Address High */
  85. Tdlen = 0x3808, /* Descriptor Length */
  86. Tdh = 0x3810, /* Descriptor Head */
  87. Tdt = 0x3818, /* Descriptor Tail */
  88. Tidv = 0x3820, /* Interrupt Delay Value */
  89. Txdctl = 0x3828, /* Descriptor Control */
  90. Tadv = 0x382C, /* Interrupt Absolute Delay Timer */
  91. Tarc0 = 0x3840, /* Arbitration Counter Queue 0 */
  92. Tdbal1 = 0x3900, /* Descriptor Base Low Queue 1 */
  93. Tdbah1 = 0x3904, /* Descriptor Base High Queue 1 */
  94. Tdlen1 = 0x3908, /* Descriptor Length Queue 1 */
  95. Tdh1 = 0x3910, /* Descriptor Head Queue 1 */
  96. Tdt1 = 0x3918, /* Descriptor Tail Queue 1 */
  97. Txdctl1 = 0x3928, /* Descriptor Control 1 */
  98. Tarc1 = 0x3940, /* Arbitration Counter Queue 1 */
  99. /* Statistics */
  100. Statistics = 0x4000, /* Start of Statistics Area */
  101. Gorcl = 0x88/4, /* Good Octets Received Count */
  102. Gotcl = 0x90/4, /* Good Octets Transmitted Count */
  103. Torl = 0xC0/4, /* Total Octets Received */
  104. Totl = 0xC8/4, /* Total Octets Transmitted */
  105. Nstatistics = 0x124/4,
  106. };
  107. enum { /* Ctrl */
  108. GIOmd = 1<<2, /* BIO master disable */
  109. Lrst = 1<<3, /* link reset */
  110. Slu = 1<<6, /* Set Link Up */
  111. SspeedMASK = 3<<8, /* Speed Selection */
  112. SspeedSHIFT = 8,
  113. Sspeed10 = 0x00000000, /* 10Mb/s */
  114. Sspeed100 = 0x00000100, /* 100Mb/s */
  115. Sspeed1000 = 0x00000200, /* 1000Mb/s */
  116. Frcspd = 1<<11, /* Force Speed */
  117. Frcdplx = 1<<12, /* Force Duplex */
  118. SwdpinsloMASK = 0x003C0000, /* Software Defined Pins - lo nibble */
  119. SwdpinsloSHIFT = 18,
  120. SwdpioloMASK = 0x03C00000, /* Software Defined Pins - I or O */
  121. SwdpioloSHIFT = 22,
  122. Devrst = 1<<26, /* Device Reset */
  123. Rfce = 1<<27, /* Receive Flow Control Enable */
  124. Tfce = 1<<28, /* Transmit Flow Control Enable */
  125. Vme = 1<<30, /* VLAN Mode Enable */
  126. Phyrst = 1<<31, /* Phy Reset */
  127. };
  128. enum { /* Status */
  129. Lu = 1<<1, /* Link Up */
  130. Lanid = 3<<2, /* mask for Lan ID. */
  131. Txoff = 1<<4, /* Transmission Paused */
  132. Tbimode = 1<<5, /* TBI Mode Indication */
  133. Phyra = 1<<10, /* PHY Reset Asserted */
  134. GIOme = 1<<19, /* GIO Master Enable Status */
  135. };
  136. enum { /* Eerd */
  137. EEstart = 1<<0, /* Start Read */
  138. EEdone = 1<<1, /* Read done */
  139. };
  140. enum { /* Ctrlext */
  141. Asdchk = 1<<12, /* ASD Check */
  142. Eerst = 1<<13, /* EEPROM Reset */
  143. Spdbyps = 1<<15, /* Speed Select Bypass */
  144. };
  145. enum { /* EEPROM content offsets */
  146. Ea = 0x00, /* Ethernet Address */
  147. Cf = 0x03, /* Compatibility Field */
  148. Icw1 = 0x0A, /* Initialization Control Word 1 */
  149. Sid = 0x0B, /* Subsystem ID */
  150. Svid = 0x0C, /* Subsystem Vendor ID */
  151. Did = 0x0D, /* Device ID */
  152. Vid = 0x0E, /* Vendor ID */
  153. Icw2 = 0x0F, /* Initialization Control Word 2 */
  154. };
  155. enum { /* Mdic */
  156. MDIdMASK = 0x0000FFFF, /* Data */
  157. MDIdSHIFT = 0,
  158. MDIrMASK = 0x001F0000, /* PHY Register Address */
  159. MDIrSHIFT = 16,
  160. MDIpMASK = 0x03E00000, /* PHY Address */
  161. MDIpSHIFT = 21,
  162. MDIwop = 0x04000000, /* Write Operation */
  163. MDIrop = 0x08000000, /* Read Operation */
  164. MDIready = 0x10000000, /* End of Transaction */
  165. MDIie = 0x20000000, /* Interrupt Enable */
  166. MDIe = 0x40000000, /* Error */
  167. };
  168. enum { /* Mdic secondary status register */
  169. Physsr = 17, /* phy secondary status register */
  170. Phyier = 18, /* phy interrupt enable register */
  171. Phypage = 22, /* phy page register */
  172. Rtlink = 1<<10, /* realtime link status */
  173. Phyan = 1<<11, /* phy has autonegotiated */
  174. };
  175. enum { /* Icr, Ics, Ims, Imc */
  176. Txdw = 0x00000001, /* Transmit Descriptor Written Back */
  177. Txqe = 0x00000002, /* Transmit Queue Empty */
  178. Lsc = 0x00000004, /* Link Status Change */
  179. Rxseq = 0x00000008, /* Receive Sequence Error */
  180. Rxdmt0 = 0x00000010, /* Rdesc Minimum Threshold Reached */
  181. Rxo = 0x00000040, /* Receiver Overrun */
  182. Rxt0 = 0x00000080, /* Receiver Timer Interrupt */
  183. Mdac = 0x00000200, /* MDIO Access Completed */
  184. Rxcfg = 0x00000400, /* Receiving /C/ ordered sets */
  185. Gpi0 = 0x00000800, /* General Purpose Interrupts */
  186. Gpi1 = 0x00001000,
  187. Gpi2 = 0x00002000,
  188. Gpi3 = 0x00004000,
  189. Ack = 0x00020000, /* Receive ACK frame */
  190. };
  191. enum { /* Txcw */
  192. TxcwFd = 0x00000020, /* Full Duplex */
  193. TxcwHd = 0x00000040, /* Half Duplex */
  194. TxcwPauseMASK = 0x00000180, /* Pause */
  195. TxcwPauseSHIFT = 7,
  196. TxcwPs = 1<<TxcwPauseSHIFT, /* Pause Supported */
  197. TxcwAs = 2<<TxcwPauseSHIFT, /* Asymmetric FC desired */
  198. TxcwRfiMASK = 0x00003000, /* Remote Fault Indication */
  199. TxcwRfiSHIFT = 12,
  200. TxcwNpr = 0x00008000, /* Next Page Request */
  201. TxcwConfig = 0x40000000, /* Transmit COnfig Control */
  202. TxcwAne = 0x80000000, /* Auto-Negotiation Enable */
  203. };
  204. enum { /* Rctl */
  205. Rrst = 0x00000001, /* Receiver Software Reset */
  206. Ren = 0x00000002, /* Receiver Enable */
  207. Sbp = 0x00000004, /* Store Bad Packets */
  208. Upe = 0x00000008, /* Unicast Promiscuous Enable */
  209. Mpe = 0x00000010, /* Multicast Promiscuous Enable */
  210. Lpe = 0x00000020, /* Long Packet Reception Enable */
  211. LbmMASK = 0x000000C0, /* Loopback Mode */
  212. LbmOFF = 0x00000000, /* No Loopback */
  213. LbmTBI = 0x00000040, /* TBI Loopback */
  214. LbmMII = 0x00000080, /* GMII/MII Loopback */
  215. LbmXCVR = 0x000000C0, /* Transceiver Loopback */
  216. RdtmsMASK = 0x00000300, /* Rdesc Minimum Threshold Size */
  217. RdtmsHALF = 0x00000000, /* Threshold is 1/2 Rdlen */
  218. RdtmsQUARTER = 0x00000100, /* Threshold is 1/4 Rdlen */
  219. RdtmsEIGHTH = 0x00000200, /* Threshold is 1/8 Rdlen */
  220. MoMASK = 0x00003000, /* Multicast Offset */
  221. Bam = 0x00008000, /* Broadcast Accept Mode */
  222. BsizeMASK = 0x00030000, /* Receive Buffer Size */
  223. Bsize16384 = 0x00010000, /* Bsex = 1 */
  224. Bsize8192 = 0x00020000, /* Bsex = 1 */
  225. Bsize2048 = 0x00000000,
  226. Bsize1024 = 0x00010000,
  227. Bsize512 = 0x00020000,
  228. Bsize256 = 0x00030000,
  229. BsizeFlex = 0x08000000, /* Flexable Bsize in 1kb increments */
  230. Vfe = 0x00040000, /* VLAN Filter Enable */
  231. Cfien = 0x00080000, /* Canonical Form Indicator Enable */
  232. Cfi = 0x00100000, /* Canonical Form Indicator value */
  233. Dpf = 0x00400000, /* Discard Pause Frames */
  234. Pmcf = 0x00800000, /* Pass MAC Control Frames */
  235. Bsex = 0x02000000, /* Buffer Size Extension */
  236. Secrc = 0x04000000, /* Strip CRC from incoming packet */
  237. };
  238. enum { /* Tctl */
  239. Trst = 0x00000001, /* Transmitter Software Reset */
  240. Ten = 0x00000002, /* Transmit Enable */
  241. Psp = 0x00000008, /* Pad Short Packets */
  242. Mulr = 0x10000000, /* Allow multiple concurrent requests */
  243. CtMASK = 0x00000FF0, /* Collision Threshold */
  244. CtSHIFT = 4,
  245. ColdMASK = 0x003FF000, /* Collision Distance */
  246. ColdSHIFT = 12,
  247. Swxoff = 0x00400000, /* Sofware XOFF Transmission */
  248. Pbe = 0x00800000, /* Packet Burst Enable */
  249. Rtlc = 0x01000000, /* Re-transmit on Late Collision */
  250. Nrtu = 0x02000000, /* No Re-transmit on Underrrun */
  251. };
  252. enum { /* [RT]xdctl */
  253. PthreshMASK = 0x0000003F, /* Prefetch Threshold */
  254. PthreshSHIFT = 0,
  255. HthreshMASK = 0x00003F00, /* Host Threshold */
  256. HthreshSHIFT = 8,
  257. WthreshMASK = 0x003F0000, /* Writeback Threshold */
  258. WthreshSHIFT = 16,
  259. Gran = 0x01000000, /* Granularity */
  260. };
  261. enum { /* Rxcsum */
  262. PcssMASK = 0x00FF, /* Packet Checksum Start */
  263. PcssSHIFT = 0,
  264. Ipofl = 0x0100, /* IP Checksum Off-load Enable */
  265. Tuofl = 0x0200, /* TCP/UDP Checksum Off-load Enable */
  266. };
  267. enum { /* Receive Delay Timer Ring */
  268. DelayMASK = 0xFFFF, /* delay timer in 1.024nS increments */
  269. DelaySHIFT = 0,
  270. Fpd = 0x80000000, /* Flush partial Descriptor Block */
  271. };
  272. typedef struct Rd { /* Receive Descriptor */
  273. uint addr[2];
  274. ushort length;
  275. ushort checksum;
  276. uchar status;
  277. uchar errors;
  278. ushort special;
  279. } Rd;
  280. enum { /* Rd status */
  281. Rdd = 0x01, /* Descriptor Done */
  282. Reop = 0x02, /* End of Packet */
  283. Ixsm = 0x04, /* Ignore Checksum Indication */
  284. Vp = 0x08, /* Packet is 802.1Q (matched VET) */
  285. Tcpcs = 0x20, /* TCP Checksum Calculated on Packet */
  286. Ipcs = 0x40, /* IP Checksum Calculated on Packet */
  287. Pif = 0x80, /* Passed in-exact filter */
  288. };
  289. enum { /* Rd errors */
  290. Ce = 0x01, /* CRC Error or Alignment Error */
  291. Se = 0x02, /* Symbol Error */
  292. Seq = 0x04, /* Sequence Error */
  293. Cxe = 0x10, /* Carrier Extension Error */
  294. Tcpe = 0x20, /* TCP/UDP Checksum Error */
  295. Ipe = 0x40, /* IP Checksum Error */
  296. Rxe = 0x80, /* RX Data Error */
  297. };
  298. typedef struct { /* Transmit Descriptor */
  299. uint addr[2]; /* Data */
  300. uint control;
  301. uint status;
  302. } Td;
  303. enum { /* Tdesc control */
  304. LenMASK = 0x000FFFFF, /* Data/Packet Length Field */
  305. LenSHIFT = 0,
  306. DtypeCD = 0x00000000, /* Data Type 'Context Descriptor' */
  307. DtypeDD = 0x00100000, /* Data Type 'Data Descriptor' */
  308. PtypeTCP = 0x01000000, /* TCP/UDP Packet Type (CD) */
  309. Teop = 0x01000000, /* End of Packet (DD) */
  310. PtypeIP = 0x02000000, /* IP Packet Type (CD) */
  311. Ifcs = 0x02000000, /* Insert FCS (DD) */
  312. Tse = 0x04000000, /* TCP Segmentation Enable */
  313. Rs = 0x08000000, /* Report Status */
  314. Rps = 0x10000000, /* Report Status Sent */
  315. Dext = 0x20000000, /* Descriptor Extension */
  316. Vle = 0x40000000, /* VLAN Packet Enable */
  317. Ide = 0x80000000, /* Interrupt Delay Enable */
  318. };
  319. enum { /* Tdesc status */
  320. Tdd = 0x0001, /* Descriptor Done */
  321. Ec = 0x0002, /* Excess Collisions */
  322. Lc = 0x0004, /* Late Collision */
  323. Tu = 0x0008, /* Transmit Underrun */
  324. CssMASK = 0xFF00, /* Checksum Start Field */
  325. CssSHIFT = 8,
  326. };
  327. typedef struct {
  328. ushort *reg;
  329. ulong *reg32;
  330. int sz;
  331. } Flash;
  332. enum {
  333. /* 16 and 32-bit flash registers for ich flash parts */
  334. Bfpr = 0x00/4, /* flash base 0:12; lim 16:28 */
  335. Fsts = 0x04/2, /* flash status; Hsfsts */
  336. Fctl = 0x06/2, /* flash control; Hsfctl */
  337. Faddr = 0x08/4, /* flash address to r/w */
  338. Fdata = 0x10/4, /* data @ address */
  339. /* status register */
  340. Fdone = 1<<0, /* flash cycle done */
  341. Fcerr = 1<<1, /* cycle error; write 1 to clear */
  342. Ael = 1<<2, /* direct access error log; 1 to clear */
  343. Scip = 1<<5, /* spi cycle in progress */
  344. Fvalid = 1<<14, /* flash descriptor valid */
  345. /* control register */
  346. Fgo = 1<<0, /* start cycle */
  347. Flcycle = 1<<1, /* two bits: r=0; w=2 */
  348. Fdbc = 1<<8, /* bytes to read; 5 bits */
  349. };
  350. enum {
  351. Nrd = 256, /* power of two */
  352. Ntd = 128, /* power of two */
  353. Nrb = 512, /* private receive buffers per Ctlr */
  354. };
  355. enum {
  356. Iany,
  357. i82563,
  358. i82566,
  359. i82571,
  360. i82572,
  361. i82573,
  362. };
  363. static int rbtab[] = {
  364. 0,
  365. 9014,
  366. 1514,
  367. 9234,
  368. 9234,
  369. 8192, /* terrible performance above 8k */
  370. };
  371. static char *tname[] = {
  372. "any",
  373. "i82563",
  374. "i82566",
  375. "i82571",
  376. "i82572",
  377. "i82573",
  378. };
  379. typedef struct Ctlr Ctlr;
  380. struct Ctlr {
  381. int port;
  382. Pcidev *pcidev;
  383. Ctlr *next;
  384. int active;
  385. int started;
  386. int type;
  387. ushort eeprom[0x40];
  388. QLock alock; /* attach */
  389. void *alloc; /* receive/transmit descriptors */
  390. int nrd;
  391. int ntd;
  392. int nrb; /* how many this Ctlr has in the pool */
  393. unsigned rbsz; /* unsigned for % and / by 1024 */
  394. int *nic;
  395. Lock imlock;
  396. int im; /* interrupt mask */
  397. Rendez lrendez;
  398. int lim;
  399. QLock slock;
  400. uint statistics[Nstatistics];
  401. uint lsleep;
  402. uint lintr;
  403. uint rsleep;
  404. uint rintr;
  405. uint txdw;
  406. uint tintr;
  407. uint ixsm;
  408. uint ipcs;
  409. uint tcpcs;
  410. uint speeds[4];
  411. uchar ra[Eaddrlen]; /* receive address */
  412. ulong mta[128]; /* multicast table array */
  413. Rendez rrendez;
  414. int rim;
  415. int rdfree;
  416. Rd *rdba; /* receive descriptor base address */
  417. Block **rb; /* receive buffers */
  418. int rdh; /* receive descriptor head */
  419. int rdt; /* receive descriptor tail */
  420. int rdtr; /* receive delay timer ring value */
  421. int radv; /* receive interrupt absolute delay timer */
  422. Rendez trendez;
  423. QLock tlock;
  424. int tbusy;
  425. Td *tdba; /* transmit descriptor base address */
  426. Block **tb; /* transmit buffers */
  427. int tdh; /* transmit descriptor head */
  428. int tdt; /* transmit descriptor tail */
  429. int fcrtl;
  430. int fcrth;
  431. uint pba; /* packet buffer allocation */
  432. };
  433. #define csr32r(c, r) (*((c)->nic+((r)/4)))
  434. #define csr32w(c, r, v) (*((c)->nic+((r)/4)) = (v))
  435. static Ctlr* i82563ctlrhead;
  436. static Ctlr* i82563ctlrtail;
  437. static Lock i82563rblock; /* free receive Blocks */
  438. static Block* i82563rbpool;
  439. static char* statistics[] = {
  440. "CRC Error",
  441. "Alignment Error",
  442. "Symbol Error",
  443. "RX Error",
  444. "Missed Packets",
  445. "Single Collision",
  446. "Excessive Collisions",
  447. "Multiple Collision",
  448. "Late Collisions",
  449. nil,
  450. "Collision",
  451. "Transmit Underrun",
  452. "Defer",
  453. "Transmit - No CRS",
  454. "Sequence Error",
  455. "Carrier Extension Error",
  456. "Receive Error Length",
  457. nil,
  458. "XON Received",
  459. "XON Transmitted",
  460. "XOFF Received",
  461. "XOFF Transmitted",
  462. "FC Received Unsupported",
  463. "Packets Received (64 Bytes)",
  464. "Packets Received (65-127 Bytes)",
  465. "Packets Received (128-255 Bytes)",
  466. "Packets Received (256-511 Bytes)",
  467. "Packets Received (512-1023 Bytes)",
  468. "Packets Received (1024-mtu Bytes)",
  469. "Good Packets Received",
  470. "Broadcast Packets Received",
  471. "Multicast Packets Received",
  472. "Good Packets Transmitted",
  473. nil,
  474. "Good Octets Received",
  475. nil,
  476. "Good Octets Transmitted",
  477. nil,
  478. nil,
  479. nil,
  480. "Receive No Buffers",
  481. "Receive Undersize",
  482. "Receive Fragment",
  483. "Receive Oversize",
  484. "Receive Jabber",
  485. "Management Packets Rx",
  486. "Management Packets Drop",
  487. "Management Packets Tx",
  488. "Total Octets Received",
  489. nil,
  490. "Total Octets Transmitted",
  491. nil,
  492. "Total Packets Received",
  493. "Total Packets Transmitted",
  494. "Packets Transmitted (64 Bytes)",
  495. "Packets Transmitted (65-127 Bytes)",
  496. "Packets Transmitted (128-255 Bytes)",
  497. "Packets Transmitted (256-511 Bytes)",
  498. "Packets Transmitted (512-1023 Bytes)",
  499. "Packets Transmitted (1024-mtu Bytes)",
  500. "Multicast Packets Transmitted",
  501. "Broadcast Packets Transmitted",
  502. "TCP Segmentation Context Transmitted",
  503. "TCP Segmentation Context Fail",
  504. "Interrupt Assertion",
  505. "Interrupt Rx Pkt Timer",
  506. "Interrupt Rx Abs Timer",
  507. "Interrupt Tx Pkt Timer",
  508. "Interrupt Tx Abs Timer",
  509. "Interrupt Tx Queue Empty",
  510. "Interrupt Tx Desc Low",
  511. "Interrupt Rx Min",
  512. "Interrupt Rx Overrun",
  513. };
  514. static long
  515. i82563ifstat(Ether* edev, void* a, long n, ulong offset)
  516. {
  517. Ctlr *ctlr;
  518. char *s, *p, *e, *stat;
  519. int i, r;
  520. uvlong tuvl, ruvl;
  521. ctlr = edev->ctlr;
  522. qlock(&ctlr->slock);
  523. p = s = malloc(2*READSTR);
  524. e = p + 2*READSTR;
  525. for(i = 0; i < Nstatistics; i++){
  526. r = csr32r(ctlr, Statistics + i*4);
  527. if((stat = statistics[i]) == nil)
  528. continue;
  529. switch(i){
  530. case Gorcl:
  531. case Gotcl:
  532. case Torl:
  533. case Totl:
  534. ruvl = r;
  535. ruvl += (uvlong)csr32r(ctlr, Statistics+(i+1)*4) << 32;
  536. tuvl = ruvl;
  537. tuvl += ctlr->statistics[i];
  538. tuvl += (uvlong)ctlr->statistics[i+1] << 32;
  539. if(tuvl == 0)
  540. continue;
  541. ctlr->statistics[i] = tuvl;
  542. ctlr->statistics[i+1] = tuvl >> 32;
  543. p = seprint(p, e, "%s: %llud %llud\n", stat, tuvl, ruvl);
  544. i++;
  545. break;
  546. default:
  547. ctlr->statistics[i] += r;
  548. if(ctlr->statistics[i] == 0)
  549. continue;
  550. p = seprint(p, e, "%s: %ud %ud\n", stat,
  551. ctlr->statistics[i], r);
  552. break;
  553. }
  554. }
  555. p = seprint(p, e, "lintr: %ud %ud\n", ctlr->lintr, ctlr->lsleep);
  556. p = seprint(p, e, "rintr: %ud %ud\n", ctlr->rintr, ctlr->rsleep);
  557. p = seprint(p, e, "tintr: %ud %ud\n", ctlr->tintr, ctlr->txdw);
  558. p = seprint(p, e, "ixcs: %ud %ud %ud\n", ctlr->ixsm, ctlr->ipcs, ctlr->tcpcs);
  559. p = seprint(p, e, "rdtr: %ud\n", ctlr->rdtr);
  560. p = seprint(p, e, "radv: %ud\n", ctlr->radv);
  561. p = seprint(p, e, "ctrl: %.8ux\n", csr32r(ctlr, Ctrl));
  562. p = seprint(p, e, "ctrlext: %.8ux\n", csr32r(ctlr, Ctrlext));
  563. p = seprint(p, e, "status: %.8ux\n", csr32r(ctlr, Status));
  564. p = seprint(p, e, "txcw: %.8ux\n", csr32r(ctlr, Txcw));
  565. p = seprint(p, e, "txdctl: %.8ux\n", csr32r(ctlr, Txdctl));
  566. p = seprint(p, e, "pba: %.8ux\n", ctlr->pba);
  567. p = seprint(p, e, "speeds: 10:%ud 100:%ud 1000:%ud ?:%ud\n",
  568. ctlr->speeds[0], ctlr->speeds[1], ctlr->speeds[2], ctlr->speeds[3]);
  569. p = seprint(p, e, "type: %s\n", tname[ctlr->type]);
  570. // p = seprint(p, e, "eeprom:");
  571. // for(i = 0; i < 0x40; i++){
  572. // if(i && ((i & 7) == 0))
  573. // p = seprint(p, e, "\n ");
  574. // p = seprint(p, e, " %4.4ux", ctlr->eeprom[i]);
  575. // }
  576. // p = seprint(p, e, "\n");
  577. USED(p);
  578. n = readstr(offset, a, n, s);
  579. free(s);
  580. qunlock(&ctlr->slock);
  581. return n;
  582. }
  583. enum {
  584. CMrdtr,
  585. CMradv,
  586. };
  587. static Cmdtab i82563ctlmsg[] = {
  588. CMrdtr, "rdtr", 2,
  589. CMradv, "radv", 2,
  590. };
  591. static long
  592. i82563ctl(Ether* edev, void* buf, long n)
  593. {
  594. int v;
  595. char *p;
  596. Ctlr *ctlr;
  597. Cmdbuf *cb;
  598. Cmdtab *ct;
  599. if((ctlr = edev->ctlr) == nil)
  600. error(Enonexist);
  601. cb = parsecmd(buf, n);
  602. if(waserror()){
  603. free(cb);
  604. nexterror();
  605. }
  606. ct = lookupcmd(cb, i82563ctlmsg, nelem(i82563ctlmsg));
  607. switch(ct->index){
  608. case CMrdtr:
  609. v = strtol(cb->f[1], &p, 0);
  610. if(v < 0 || p == cb->f[1] || v > 0xFFFF)
  611. error(Ebadarg);
  612. ctlr->rdtr = v;
  613. csr32w(ctlr, Rdtr, v);
  614. break;
  615. case CMradv:
  616. v = strtol(cb->f[1], &p, 0);
  617. if(v < 0 || p == cb->f[1] || v > 0xFFFF)
  618. error(Ebadarg);
  619. ctlr->radv = v;
  620. csr32w(ctlr, Radv, v);
  621. }
  622. free(cb);
  623. poperror();
  624. return n;
  625. }
  626. static void
  627. i82563promiscuous(void* arg, int on)
  628. {
  629. int rctl;
  630. Ctlr *ctlr;
  631. Ether *edev;
  632. edev = arg;
  633. ctlr = edev->ctlr;
  634. rctl = csr32r(ctlr, Rctl);
  635. rctl &= ~MoMASK;
  636. if(on)
  637. rctl |= Upe|Mpe;
  638. else
  639. rctl &= ~(Upe|Mpe);
  640. csr32w(ctlr, Rctl, rctl);
  641. }
  642. static void
  643. i82563multicast(void* arg, uchar* addr, int on)
  644. {
  645. int bit, x;
  646. Ctlr *ctlr;
  647. Ether *edev;
  648. edev = arg;
  649. ctlr = edev->ctlr;
  650. x = addr[5]>>1;
  651. if(ctlr->type == i82566)
  652. x &= 31;
  653. bit = ((addr[5] & 1)<<4)|(addr[4]>>4);
  654. /*
  655. * multiple ether addresses can hash to the same filter bit,
  656. * so it's never safe to clear a filter bit.
  657. * if we want to clear filter bits, we need to keep track of
  658. * all the multicast addresses in use, clear all the filter bits,
  659. * then set the ones corresponding to in-use addresses.
  660. */
  661. if(on)
  662. ctlr->mta[x] |= 1<<bit;
  663. // else
  664. // ctlr->mta[x] &= ~(1<<bit);
  665. csr32w(ctlr, Mta+x*4, ctlr->mta[x]);
  666. }
  667. static Block*
  668. i82563rballoc(void)
  669. {
  670. Block *bp;
  671. ilock(&i82563rblock);
  672. if((bp = i82563rbpool) != nil){
  673. i82563rbpool = bp->next;
  674. bp->next = nil;
  675. }
  676. iunlock(&i82563rblock);
  677. return bp;
  678. }
  679. static void
  680. i82563rbfree(Block* b)
  681. {
  682. b->rp = b->wp = (uchar*)PGROUND((uintptr)b->base);
  683. ilock(&i82563rblock);
  684. b->next = i82563rbpool;
  685. i82563rbpool = b;
  686. iunlock(&i82563rblock);
  687. }
  688. static void
  689. i82563im(Ctlr* ctlr, int im)
  690. {
  691. ilock(&ctlr->imlock);
  692. ctlr->im |= im;
  693. csr32w(ctlr, Ims, ctlr->im);
  694. iunlock(&ctlr->imlock);
  695. }
  696. static void
  697. i82563txinit(Ctlr* ctlr)
  698. {
  699. int i, r;
  700. Block *bp;
  701. csr32w(ctlr, Tctl, 0x0F<<CtSHIFT | Psp | 66<<ColdSHIFT | Mulr);
  702. csr32w(ctlr, Tipg, 6<<20 | 8<<10 | 8); /* yb sez: 0x702008 */
  703. csr32w(ctlr, Tdbal, PCIWADDR(ctlr->tdba));
  704. csr32w(ctlr, Tdbah, 0);
  705. csr32w(ctlr, Tdlen, ctlr->ntd * sizeof(Td));
  706. ctlr->tdh = PREV(0, ctlr->ntd);
  707. csr32w(ctlr, Tdh, 0);
  708. ctlr->tdt = 0;
  709. csr32w(ctlr, Tdt, 0);
  710. for(i = 0; i < ctlr->ntd; i++){
  711. if((bp = ctlr->tb[i]) != nil){
  712. ctlr->tb[i] = nil;
  713. freeb(bp);
  714. }
  715. memset(&ctlr->tdba[i], 0, sizeof(Td));
  716. }
  717. csr32w(ctlr, Tidv, 128);
  718. r = csr32r(ctlr, Txdctl);
  719. r &= ~WthreshMASK;
  720. r |= 4<<WthreshSHIFT | 4<<PthreshSHIFT;
  721. csr32w(ctlr, Tadv, 64);
  722. csr32w(ctlr, Txdctl, r);
  723. r = csr32r(ctlr, Tctl);
  724. r |= Ten;
  725. csr32w(ctlr, Tctl, r);
  726. // if(ctlr->type == i82671)
  727. // csr32w(ctlr, Tarc0, csr32r(ctlr, Tarc0) | 7<<24); /* yb sez? */
  728. }
  729. #define Next(x, m) (((x)+1) & (m))
  730. static int
  731. i82563cleanup(Ctlr *c)
  732. {
  733. Block *b;
  734. int tdh, m, n;
  735. tdh = c->tdh;
  736. m = c->ntd-1;
  737. while(c->tdba[n = Next(tdh, m)].status & Tdd){
  738. tdh = n;
  739. if((b = c->tb[tdh]) != nil){
  740. c->tb[tdh] = nil;
  741. freeb(b);
  742. }else
  743. iprint("82563 tx underrun!\n");
  744. c->tdba[tdh].status = 0;
  745. }
  746. return c->tdh = tdh;
  747. }
  748. static void
  749. i82563transmit(Ether* edev)
  750. {
  751. Td *td;
  752. Block *bp;
  753. Ctlr *ctlr;
  754. int tdh, tdt, m;
  755. ctlr = edev->ctlr;
  756. qlock(&ctlr->tlock);
  757. /*
  758. * Free any completed packets
  759. */
  760. tdh = i82563cleanup(ctlr);
  761. /*
  762. * Try to fill the ring back up.
  763. */
  764. tdt = ctlr->tdt;
  765. m = ctlr->ntd-1;
  766. for(;;){
  767. if(Next(tdt, m) == tdh){
  768. ctlr->txdw++;
  769. i82563im(ctlr, Txdw);
  770. break;
  771. }
  772. if((bp = qget(edev->oq)) == nil)
  773. break;
  774. td = &ctlr->tdba[tdt];
  775. td->addr[0] = PCIWADDR(bp->rp);
  776. td->control = Ide|Rs|Ifcs|Teop|BLEN(bp);
  777. ctlr->tb[tdt] = bp;
  778. tdt = Next(tdt, m);
  779. }
  780. if(ctlr->tdt != tdt){
  781. ctlr->tdt = tdt;
  782. csr32w(ctlr, Tdt, tdt);
  783. }
  784. qunlock(&ctlr->tlock);
  785. }
  786. static void
  787. i82563replenish(Ctlr* ctlr)
  788. {
  789. Rd *rd;
  790. int rdt, m;
  791. Block *bp;
  792. rdt = ctlr->rdt;
  793. m = ctlr->nrd-1;
  794. while(Next(rdt, m) != ctlr->rdh){
  795. rd = &ctlr->rdba[rdt];
  796. if(ctlr->rb[rdt] != nil){
  797. iprint("82563: tx overrun\n");
  798. break;
  799. }
  800. bp = i82563rballoc();
  801. if(bp == nil){
  802. iprint("82563: no available buffers\n");
  803. break;
  804. }
  805. ctlr->rb[rdt] = bp;
  806. rd->addr[0] = PCIWADDR(bp->rp);
  807. // rd->addr[1] = 0;
  808. rd->status = 0;
  809. ctlr->rdfree++;
  810. rdt = Next(rdt, m);
  811. }
  812. ctlr->rdt = rdt;
  813. csr32w(ctlr, Rdt, rdt);
  814. }
  815. static void
  816. i82563rxinit(Ctlr* ctlr)
  817. {
  818. int i;
  819. Block *bp;
  820. if(ctlr->rbsz <= 2048)
  821. csr32w(ctlr, Rctl, Dpf|Bsize2048|Bam|RdtmsHALF);
  822. else if(ctlr->rbsz <= 8192)
  823. csr32w(ctlr, Rctl, Lpe|Dpf|Bsize8192|Bsex|Bam|RdtmsHALF|Secrc);
  824. else if(ctlr->rbsz <= 12*1024){
  825. i = ctlr->rbsz / 1024;
  826. if(ctlr->rbsz % 1024)
  827. i++;
  828. csr32w(ctlr, Rctl, Lpe|Dpf|BsizeFlex*i|Bam|RdtmsHALF|Secrc);
  829. }else
  830. csr32w(ctlr, Rctl, Lpe|Dpf|Bsize16384|Bsex|Bam|RdtmsHALF|Secrc);
  831. if(ctlr->type == i82573)
  832. csr32w(ctlr, Ert, 1024/8);
  833. if(ctlr->type == i82566)
  834. csr32w(ctlr, Pbs, 16);
  835. csr32w(ctlr, Rdbal, PCIWADDR(ctlr->rdba));
  836. csr32w(ctlr, Rdbah, 0);
  837. csr32w(ctlr, Rdlen, ctlr->nrd * sizeof(Rd));
  838. ctlr->rdh = 0;
  839. csr32w(ctlr, Rdh, 0);
  840. ctlr->rdt = 0;
  841. csr32w(ctlr, Rdt, 0);
  842. ctlr->rdtr = 25;
  843. ctlr->radv = 500;
  844. csr32w(ctlr, Rdtr, ctlr->rdtr);
  845. csr32w(ctlr, Radv, ctlr->radv);
  846. for(i = 0; i < ctlr->nrd; i++)
  847. if((bp = ctlr->rb[i]) != nil){
  848. ctlr->rb[i] = nil;
  849. freeb(bp);
  850. }
  851. i82563replenish(ctlr);
  852. csr32w(ctlr, Rxdctl, 2<<WthreshSHIFT | 2<<PthreshSHIFT);
  853. /*
  854. * Enable checksum offload.
  855. */
  856. csr32w(ctlr, Rxcsum, Tuofl | Ipofl | ETHERHDRSIZE<<PcssSHIFT);
  857. }
  858. static int
  859. i82563rim(void* ctlr)
  860. {
  861. return ((Ctlr*)ctlr)->rim != 0;
  862. }
  863. static void
  864. i82563rproc(void* arg)
  865. {
  866. Rd *rd;
  867. Block *bp;
  868. Ctlr *ctlr;
  869. int r, m, rdh, rim;
  870. Ether *edev;
  871. edev = arg;
  872. ctlr = edev->ctlr;
  873. i82563rxinit(ctlr);
  874. r = csr32r(ctlr, Rctl);
  875. r |= Ren;
  876. csr32w(ctlr, Rctl, r);
  877. m = ctlr->nrd-1;
  878. for(;;){
  879. i82563im(ctlr, Rxt0|Rxo|Rxdmt0|Rxseq|Ack);
  880. ctlr->rsleep++;
  881. // coherence();
  882. sleep(&ctlr->rrendez, i82563rim, ctlr);
  883. rdh = ctlr->rdh;
  884. for(;;){
  885. rd = &ctlr->rdba[rdh];
  886. rim = ctlr->rim;
  887. ctlr->rim = 0;
  888. if(!(rd->status & Rdd))
  889. break;
  890. /*
  891. * Accept eop packets with no errors.
  892. * With no errors and the Ixsm bit set,
  893. * the descriptor status Tpcs and Ipcs bits give
  894. * an indication of whether the checksums were
  895. * calculated and valid.
  896. */
  897. if (bp = ctlr->rb[rdh]) {
  898. if((rd->status & Reop) && rd->errors == 0){
  899. bp->wp += rd->length;
  900. bp->lim = bp->wp; /* lie like a dog. */
  901. if(!(rd->status & Ixsm)){
  902. ctlr->ixsm++;
  903. if(rd->status & Ipcs){
  904. /*
  905. * IP checksum calculated
  906. * (and valid as errors == 0).
  907. */
  908. ctlr->ipcs++;
  909. bp->flag |= Bipck;
  910. }
  911. if(rd->status & Tcpcs){
  912. /*
  913. * TCP/UDP checksum calculated
  914. * (and valid as errors == 0).
  915. */
  916. ctlr->tcpcs++;
  917. bp->flag |= Btcpck|Budpck;
  918. }
  919. bp->checksum = rd->checksum;
  920. bp->flag |= Bpktck;
  921. }
  922. etheriq(edev, bp, 1);
  923. } else
  924. freeb(bp);
  925. ctlr->rb[rdh] = nil;
  926. }
  927. rd->status = 0;
  928. ctlr->rdfree--;
  929. ctlr->rdh = rdh = Next(rdh, m);
  930. if(ctlr->nrd-ctlr->rdfree >= 32 || (rim & Rxdmt0))
  931. i82563replenish(ctlr);
  932. }
  933. }
  934. }
  935. static int
  936. i82563lim(void* c)
  937. {
  938. return ((Ctlr*)c)->lim != 0;
  939. }
  940. static int speedtab[] = {
  941. 10, 100, 1000, 0
  942. };
  943. static uint
  944. phyread(Ctlr *c, int reg)
  945. {
  946. uint phy, i;
  947. csr32w(c, Mdic, MDIrop | 1<<MDIpSHIFT | reg<<MDIrSHIFT);
  948. phy = 0;
  949. for(i = 0; i < 64; i++){
  950. phy = csr32r(c, Mdic);
  951. if(phy & (MDIe|MDIready))
  952. break;
  953. microdelay(1);
  954. }
  955. if((phy & (MDIe|MDIready)) != MDIready)
  956. return ~0;
  957. return phy & 0xffff;
  958. }
  959. static uint
  960. phywrite(Ctlr *c, int reg, ushort val)
  961. {
  962. uint phy, i;
  963. csr32w(c, Mdic, MDIwop | 1<<MDIpSHIFT | reg<<MDIrSHIFT | val);
  964. phy = 0;
  965. for(i = 0; i < 64; i++){
  966. phy = csr32r(c, Mdic);
  967. if(phy & (MDIe|MDIready))
  968. break;
  969. microdelay(1);
  970. }
  971. if((phy & (MDIe|MDIready)) != MDIready)
  972. return ~0;
  973. return 0;
  974. }
  975. static void
  976. i82563lproc(void *v)
  977. {
  978. Ether *e;
  979. Ctlr *c;
  980. uint phy, i;
  981. e = v;
  982. c = e->ctlr;
  983. phy = phyread(c, Phyier);
  984. if(phy != ~0){
  985. phy |= 1<<14;
  986. phywrite(c, Phyier, phy);
  987. }
  988. for(;;){
  989. phy = phyread(c, Physsr);
  990. if(phy == ~0)
  991. goto next;
  992. e->link = (phy & Rtlink) != 0;
  993. i = (phy>>14) & 3;
  994. switch(c->type){
  995. case i82563:
  996. if((phy&Phyan) == 0)
  997. goto next;
  998. break;
  999. case i82571:
  1000. case i82572:
  1001. i = (i-1) & 3;
  1002. break;
  1003. }
  1004. c->speeds[i]++;
  1005. e->mbps = speedtab[i];
  1006. next:
  1007. c->lim = 0;
  1008. i82563im(c, Lsc);
  1009. c->lsleep++;
  1010. sleep(&c->lrendez, i82563lim, c);
  1011. }
  1012. }
  1013. static void
  1014. i82563tproc(void *v)
  1015. {
  1016. Ether *e;
  1017. Ctlr *c;
  1018. e = v;
  1019. c = e->ctlr;
  1020. for(;;){
  1021. sleep(&c->trendez, return0, 0);
  1022. i82563transmit(e);
  1023. }
  1024. }
  1025. static void
  1026. i82563attach(Ether* edev)
  1027. {
  1028. Block *bp;
  1029. Ctlr *ctlr;
  1030. char name[KNAMELEN];
  1031. ctlr = edev->ctlr;
  1032. qlock(&ctlr->alock);
  1033. if(ctlr->alloc != nil){
  1034. qunlock(&ctlr->alock);
  1035. return;
  1036. }
  1037. ctlr->nrd = Nrd;
  1038. ctlr->ntd = Ntd;
  1039. ctlr->alloc = malloc(ctlr->nrd*sizeof(Rd)+ctlr->ntd*sizeof(Td) + 255);
  1040. if(ctlr->alloc == nil){
  1041. qunlock(&ctlr->alock);
  1042. return;
  1043. }
  1044. ctlr->rdba = (Rd*)ROUNDUP((ulong)ctlr->alloc, 256);
  1045. ctlr->tdba = (Td*)(ctlr->rdba + ctlr->nrd);
  1046. ctlr->rb = malloc(ctlr->nrd * sizeof(Block*));
  1047. ctlr->tb = malloc(ctlr->ntd * sizeof(Block*));
  1048. if(waserror()){
  1049. while(ctlr->nrb > 0){
  1050. bp = i82563rballoc();
  1051. bp->free = nil;
  1052. freeb(bp);
  1053. ctlr->nrb--;
  1054. }
  1055. free(ctlr->tb);
  1056. ctlr->tb = nil;
  1057. free(ctlr->rb);
  1058. ctlr->rb = nil;
  1059. free(ctlr->alloc);
  1060. ctlr->alloc = nil;
  1061. qunlock(&ctlr->alock);
  1062. nexterror();
  1063. }
  1064. for(ctlr->nrb = 0; ctlr->nrb < Nrb; ctlr->nrb++){
  1065. if((bp = allocb(ctlr->rbsz + BY2PG)) == nil)
  1066. break;
  1067. bp->free = i82563rbfree;
  1068. freeb(bp);
  1069. }
  1070. snprint(name, sizeof name, "#l%dl", edev->ctlrno);
  1071. kproc(name, i82563lproc, edev);
  1072. snprint(name, sizeof name, "#l%dr", edev->ctlrno);
  1073. kproc(name, i82563rproc, edev);
  1074. snprint(name, sizeof name, "#l%dt", edev->ctlrno);
  1075. kproc(name, i82563tproc, edev);
  1076. i82563txinit(ctlr);
  1077. qunlock(&ctlr->alock);
  1078. poperror();
  1079. }
  1080. static void
  1081. i82563interrupt(Ureg*, void* arg)
  1082. {
  1083. Ctlr *ctlr;
  1084. Ether *edev;
  1085. int icr, im;
  1086. edev = arg;
  1087. ctlr = edev->ctlr;
  1088. ilock(&ctlr->imlock);
  1089. csr32w(ctlr, Imc, ~0);
  1090. im = ctlr->im;
  1091. while(icr = csr32r(ctlr, Icr) & ctlr->im){
  1092. if(icr & Lsc){
  1093. im &= ~Lsc;
  1094. ctlr->lim = icr & Lsc;
  1095. wakeup(&ctlr->lrendez);
  1096. ctlr->lintr++;
  1097. }
  1098. if(icr & (Rxt0|Rxo|Rxdmt0|Rxseq|Ack)){
  1099. ctlr->rim = icr & (Rxt0|Rxo|Rxdmt0|Rxseq|Ack);
  1100. im &= ~(Rxt0|Rxo|Rxdmt0|Rxseq|Ack);
  1101. wakeup(&ctlr->rrendez);
  1102. ctlr->rintr++;
  1103. }
  1104. if(icr & Txdw){
  1105. im &= ~Txdw;
  1106. ctlr->tintr++;
  1107. wakeup(&ctlr->trendez);
  1108. }
  1109. }
  1110. ctlr->im = im;
  1111. csr32w(ctlr, Ims, im);
  1112. iunlock(&ctlr->imlock);
  1113. }
  1114. static int
  1115. i82563detach(Ctlr* ctlr)
  1116. {
  1117. int r, timeo;
  1118. /* balance rx/tx packet buffer */
  1119. if(ctlr->rbsz > 8192 && (ctlr->type == i82563 || ctlr->type == i82571 ||
  1120. ctlr->type == i82572)){
  1121. ctlr->pba = csr32r(ctlr, Pba);
  1122. r = ctlr->pba >> 16;
  1123. r += ctlr->pba & 0xffff;
  1124. r >>= 1;
  1125. csr32w(ctlr, Pba, r);
  1126. } else if(ctlr->type == i82573 && ctlr->rbsz > 1514)
  1127. csr32w(ctlr, Pba, 14);
  1128. ctlr->pba = csr32r(ctlr, Pba);
  1129. /*
  1130. * Perform a device reset to get the chip back to the
  1131. * power-on state, followed by an EEPROM reset to read
  1132. * the defaults for some internal registers.
  1133. */
  1134. csr32w(ctlr, Imc, ~0);
  1135. csr32w(ctlr, Rctl, 0);
  1136. csr32w(ctlr, Tctl, 0);
  1137. delay(10);
  1138. r = csr32r(ctlr, Ctrl);
  1139. if(ctlr->type == i82566)
  1140. r |= Phyrst;
  1141. csr32w(ctlr, Ctrl, Devrst | r);
  1142. delay(1);
  1143. for(timeo = 0; timeo < 1000; timeo++){
  1144. if(!(csr32r(ctlr, Ctrl) & Devrst))
  1145. break;
  1146. delay(1);
  1147. }
  1148. if(csr32r(ctlr, Ctrl) & Devrst)
  1149. return -1;
  1150. r = csr32r(ctlr, Ctrl);
  1151. csr32w(ctlr, Ctrl, Slu|r);
  1152. r = csr32r(ctlr, Ctrlext);
  1153. csr32w(ctlr, Ctrlext, r|Eerst);
  1154. delay(1);
  1155. for(timeo = 0; timeo < 1000; timeo++){
  1156. if(!(csr32r(ctlr, Ctrlext) & Eerst))
  1157. break;
  1158. delay(1);
  1159. }
  1160. if(csr32r(ctlr, Ctrlext) & Eerst)
  1161. return -1;
  1162. csr32w(ctlr, Imc, ~0);
  1163. delay(1);
  1164. for(timeo = 0; timeo < 1000; timeo++){
  1165. if(!csr32r(ctlr, Icr))
  1166. break;
  1167. delay(1);
  1168. }
  1169. if(csr32r(ctlr, Icr))
  1170. return -1;
  1171. return 0;
  1172. }
  1173. static void
  1174. i82563shutdown(Ether* ether)
  1175. {
  1176. i82563detach(ether->ctlr);
  1177. }
  1178. static ushort
  1179. eeread(Ctlr *ctlr, int adr)
  1180. {
  1181. csr32w(ctlr, Eerd, EEstart | adr << 2);
  1182. while ((csr32r(ctlr, Eerd) & EEdone) == 0)
  1183. ;
  1184. return csr32r(ctlr, Eerd) >> 16;
  1185. }
  1186. static int
  1187. eeload(Ctlr *ctlr)
  1188. {
  1189. ushort sum;
  1190. int data, adr;
  1191. sum = 0;
  1192. for (adr = 0; adr < 0x40; adr++) {
  1193. data = eeread(ctlr, adr);
  1194. ctlr->eeprom[adr] = data;
  1195. sum += data;
  1196. }
  1197. return sum;
  1198. }
  1199. static int
  1200. fcycle(Ctlr *, Flash *f)
  1201. {
  1202. ushort s, i;
  1203. s = f->reg[Fsts];
  1204. if((s&Fvalid) == 0)
  1205. return -1;
  1206. f->reg[Fsts] |= Fcerr | Ael;
  1207. for(i = 0; i < 10; i++){
  1208. if((s&Scip) == 0)
  1209. return 0;
  1210. delay(1);
  1211. s = f->reg[Fsts];
  1212. }
  1213. return -1;
  1214. }
  1215. static int
  1216. fread(Ctlr *c, Flash *f, int ladr)
  1217. {
  1218. ushort s;
  1219. delay(1);
  1220. if(fcycle(c, f) == -1)
  1221. return -1;
  1222. f->reg[Fsts] |= Fdone;
  1223. f->reg32[Faddr] = ladr;
  1224. /* setup flash control register */
  1225. s = f->reg[Fctl];
  1226. s &= ~(0x1f << 8);
  1227. s |= (2-1) << 8; /* 2 bytes */
  1228. s &= ~(2*Flcycle); /* read */
  1229. f->reg[Fctl] = s | Fgo;
  1230. while((f->reg[Fsts] & Fdone) == 0)
  1231. ;
  1232. if(f->reg[Fsts] & (Fcerr|Ael))
  1233. return -1;
  1234. return f->reg32[Fdata] & 0xffff;
  1235. }
  1236. static int
  1237. fload(Ctlr *c)
  1238. {
  1239. ulong data, io, r, adr;
  1240. ushort sum;
  1241. Flash f;
  1242. io = c->pcidev->mem[1].bar & ~0x0f;
  1243. f.reg = vmap(io, c->pcidev->mem[1].size);
  1244. if(f.reg == nil)
  1245. return -1;
  1246. f.reg32 = (ulong*)f.reg;
  1247. f.sz = f.reg32[Bfpr];
  1248. if(csr32r(c, Eec) & (1<<22)){
  1249. r = (f.sz >> 16) & 0x1fff;
  1250. r = (r+1) << 12;
  1251. }else
  1252. r = (f.sz & 0x1fff) << 12;
  1253. sum = 0;
  1254. for (adr = 0; adr < 0x40; adr++) {
  1255. data = fread(c, &f, r + adr*2);
  1256. if(data == -1)
  1257. break;
  1258. c->eeprom[adr] = data;
  1259. sum += data;
  1260. }
  1261. vunmap(f.reg, c->pcidev->mem[1].size);
  1262. return sum;
  1263. }
  1264. static int
  1265. i82563reset(Ctlr *ctlr)
  1266. {
  1267. int i, r;
  1268. if(i82563detach(ctlr))
  1269. return -1;
  1270. if(ctlr->type == i82566)
  1271. r = fload(ctlr);
  1272. else
  1273. r = eeload(ctlr);
  1274. if (r != 0 && r != 0xBABA){
  1275. print("%s: bad EEPROM checksum - %#.4ux\n",
  1276. tname[ctlr->type], r);
  1277. return -1;
  1278. }
  1279. for(i = Ea; i < Eaddrlen/2; i++){
  1280. ctlr->ra[2*i] = ctlr->eeprom[i];
  1281. ctlr->ra[2*i+1] = ctlr->eeprom[i] >> 8;
  1282. }
  1283. r = (csr32r(ctlr, Status) & Lanid) >> 2;
  1284. ctlr->ra[5] += r; /* ea ctlr[1] = ea ctlr[0]+1 */
  1285. r = ctlr->ra[3]<<24 | ctlr->ra[2]<<16 | ctlr->ra[1]<<8 | ctlr->ra[0];
  1286. csr32w(ctlr, Ral, r);
  1287. r = 0x80000000 | ctlr->ra[5]<<8 | ctlr->ra[4];
  1288. csr32w(ctlr, Rah, r);
  1289. for(i = 1; i < 16; i++){
  1290. csr32w(ctlr, Ral+i*8, 0);
  1291. csr32w(ctlr, Rah+i*8, 0);
  1292. }
  1293. memset(ctlr->mta, 0, sizeof(ctlr->mta));
  1294. for(i = 0; i < 128; i++)
  1295. csr32w(ctlr, Mta + i*4, 0);
  1296. csr32w(ctlr, Fcal, 0x00C28001);
  1297. csr32w(ctlr, Fcah, 0x0100);
  1298. csr32w(ctlr, Fct, 0x8808);
  1299. csr32w(ctlr, Fcttv, 0x0100);
  1300. csr32w(ctlr, Fcrtl, ctlr->fcrtl);
  1301. csr32w(ctlr, Fcrth, ctlr->fcrth);
  1302. return 0;
  1303. }
  1304. static void
  1305. i82563pci(void)
  1306. {
  1307. int type;
  1308. ulong io;
  1309. void *mem;
  1310. Pcidev *p;
  1311. Ctlr *ctlr;
  1312. p = nil;
  1313. while(p = pcimatch(p, 0x8086, 0)){
  1314. switch(p->did){
  1315. default:
  1316. continue;
  1317. case 0x1096:
  1318. case 0x10ba:
  1319. type = i82563;
  1320. break;
  1321. case 0x1049: /* mm */
  1322. case 0x104a: /* dm */
  1323. case 0x104d: /* v */
  1324. type = i82566;
  1325. break;
  1326. case 0x10a4:
  1327. case 0x105e:
  1328. type = i82571;
  1329. break;
  1330. case 0x10b9: /* sic, 82572 */
  1331. type = i82572;
  1332. break;
  1333. case 0x108b: /* e */
  1334. case 0x108c: /* e (iamt) */
  1335. case 0x109a: /* l */
  1336. type = i82573;
  1337. break;
  1338. }
  1339. io = p->mem[0].bar & ~0x0F;
  1340. mem = vmap(io, p->mem[0].size);
  1341. if(mem == nil){
  1342. print("%s: can't map %.8lux\n", tname[type],
  1343. p->mem[0].bar);
  1344. continue;
  1345. }
  1346. ctlr = malloc(sizeof(Ctlr));
  1347. ctlr->port = io;
  1348. ctlr->pcidev = p;
  1349. ctlr->type = type;
  1350. ctlr->rbsz = rbtab[type];
  1351. ctlr->nic = mem;
  1352. if(i82563reset(ctlr)){
  1353. free(ctlr);
  1354. continue;
  1355. }
  1356. pcisetbme(p);
  1357. if(i82563ctlrhead != nil)
  1358. i82563ctlrtail->next = ctlr;
  1359. else
  1360. i82563ctlrhead = ctlr;
  1361. i82563ctlrtail = ctlr;
  1362. }
  1363. }
  1364. static int
  1365. pnp(Ether* edev, int type)
  1366. {
  1367. Ctlr *ctlr;
  1368. static int done;
  1369. if(!done) {
  1370. i82563pci();
  1371. done = 1;
  1372. }
  1373. /*
  1374. * Any adapter matches if no edev->port is supplied,
  1375. * otherwise the ports must match.
  1376. */
  1377. for(ctlr = i82563ctlrhead; ctlr != nil; ctlr = ctlr->next){
  1378. if(ctlr->active)
  1379. continue;
  1380. if(type != Iany && ctlr->type != type)
  1381. continue;
  1382. if(edev->port == 0 || edev->port == ctlr->port){
  1383. ctlr->active = 1;
  1384. break;
  1385. }
  1386. }
  1387. if(ctlr == nil)
  1388. return -1;
  1389. edev->ctlr = ctlr;
  1390. edev->port = ctlr->port;
  1391. edev->irq = ctlr->pcidev->intl;
  1392. edev->tbdf = ctlr->pcidev->tbdf;
  1393. edev->mbps = 1000;
  1394. edev->maxmtu = ctlr->rbsz;
  1395. memmove(edev->ea, ctlr->ra, Eaddrlen);
  1396. /*
  1397. * Linkage to the generic ethernet driver.
  1398. */
  1399. edev->attach = i82563attach;
  1400. edev->transmit = i82563transmit;
  1401. edev->interrupt = i82563interrupt;
  1402. edev->ifstat = i82563ifstat;
  1403. edev->ctl = i82563ctl;
  1404. edev->arg = edev;
  1405. edev->promiscuous = i82563promiscuous;
  1406. edev->shutdown = i82563shutdown;
  1407. edev->multicast = i82563multicast;
  1408. return 0;
  1409. }
  1410. static int
  1411. anypnp(Ether *e)
  1412. {
  1413. return pnp(e, Iany);
  1414. }
  1415. static int
  1416. i82563pnp(Ether *e)
  1417. {
  1418. return pnp(e, i82563);
  1419. }
  1420. static int
  1421. i82566pnp(Ether *e)
  1422. {
  1423. return pnp(e, i82566);
  1424. }
  1425. static int
  1426. i82571pnp(Ether *e)
  1427. {
  1428. return pnp(e, i82571);
  1429. }
  1430. static int
  1431. i82572pnp(Ether *e)
  1432. {
  1433. return pnp(e, i82572);
  1434. }
  1435. static int
  1436. i82573pnp(Ether *e)
  1437. {
  1438. return pnp(e, i82573);
  1439. }
  1440. void
  1441. ether82563link(void)
  1442. {
  1443. /* recognise lots of model numbers for debugging assistance */
  1444. addethercard("i82563", i82563pnp);
  1445. addethercard("i82566", i82566pnp);
  1446. addethercard("i82571", i82571pnp);
  1447. addethercard("i82572", i82572pnp);
  1448. addethercard("i82573", i82573pnp);
  1449. addethercard("igbepcie", anypnp);
  1450. }