uartsmc.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. #include "u.h"
  2. #include "../port/lib.h"
  3. #include "mem.h"
  4. #include "dat.h"
  5. #include "fns.h"
  6. #include "io.h"
  7. #include "imm.h"
  8. #include "../port/error.h"
  9. #include "../ppc/uartsmc.h"
  10. /*
  11. * PowerPC 8260 SMC UART
  12. */
  13. enum {
  14. /* SMC Mode Registers */
  15. Clen = 0x7800, /* Character length */
  16. Sl = 0x0400, /* Stop length, 0: one stop bit, 1: two */
  17. Pen = 0x0200, /* Parity enable */
  18. Pm = 0x0100, /* Parity mode, 0 is odd */
  19. Sm = 0x0030, /* SMC mode, two bits */
  20. SMUart = 0x0020, /* SMC mode, 0b10 is uart */
  21. Dm = 0x000c, /* Diagnostic mode, 00 is normal */
  22. Ten = 0x0002, /* Transmit enable, 1 is enabled */
  23. Ren = 0x0001, /* Receive enable, 1 is enabled */
  24. /* SMC Event/Mask Registers */
  25. ce_Brke = 0x0040, /* Break end */
  26. ce_Br = 0x0020, /* Break character received */
  27. ce_Bsy = 0x0004, /* Busy condition */
  28. ce_Txb = 0x0002, /* Tx buffer */
  29. ce_Rxb = 0x0001, /* Rx buffer */
  30. /* Receive/Transmit Buffer Descriptor Control bits */
  31. BDContin= 1<<9,
  32. BDIdle= 1<<8,
  33. BDPreamble= 1<<8,
  34. BDBreak= 1<<5,
  35. BDFrame= 1<<4,
  36. BDParity= 1<<3,
  37. BDOverrun= 1<<1,
  38. /* Tx and Rx buffer sizes (32 bytes) */
  39. Rxsize= CACHELINESZ,
  40. Txsize= CACHELINESZ,
  41. };
  42. extern PhysUart smcphysuart;
  43. Uart smcuart[Nuart] = {
  44. {
  45. .name = "SMC1",
  46. .baud = 115200,
  47. .bits = 8,
  48. .stop = 1,
  49. .parity = 'n',
  50. .phys = &smcphysuart,
  51. .special = 0,
  52. },
  53. /* Only configure SMC1 for now
  54. {
  55. .name = "SMC2",
  56. .baud = 115200,
  57. .bits = 8,
  58. .stop = 1,
  59. .parity = 'n',
  60. .phys = &smcphysuart,
  61. .special = 0,
  62. },
  63. */
  64. };
  65. int uartinited = 0;
  66. static void smcinterrupt(Ureg*, void*);
  67. static void smcputc(Uart *uart, int c);
  68. int
  69. baudgen(int baud)
  70. {
  71. int d;
  72. d = ((m->brghz+(baud>>1))/baud)>>4;
  73. if(d >= (1<<12))
  74. return ((d+15)>>3)|1;
  75. return d<<1;
  76. }
  77. static Uart*
  78. smcpnp(void)
  79. {
  80. int i;
  81. for (i = 0; i < nelem(smcuart) - 1; i++)
  82. smcuart[i].next = smcuart + i + 1;
  83. return smcuart;
  84. }
  85. void
  86. smcinit(Uart *uart)
  87. {
  88. Uartsmc *p;
  89. SMC *smc;
  90. UartData *ud;
  91. ulong lcr;
  92. int bits;
  93. ud = uart->regs;
  94. if (ud->initialized)
  95. return;
  96. smcsetup(uart); /* Steps 1 through 4, PPC-dependent */
  97. p = ud->usmc;
  98. smc = ud->smc;
  99. /* step 5: set up buffer descriptors */
  100. /* setup my uart structure */
  101. if (ud->rxb == nil)
  102. ud->rxb = bdalloc(1);
  103. if (ud->txb == nil)
  104. ud->txb = bdalloc(1);
  105. p->rbase = ((ulong)ud->rxb) - (ulong)IMMR;
  106. p->tbase = ((ulong)ud->txb) - (ulong)IMMR;
  107. /* step 8: receive buffer size */
  108. p->mrblr = Rxsize;
  109. /* step 9: */
  110. p->maxidl = 15;
  111. /* step 10: */
  112. p->brkln = 0;
  113. p->brkec = 0;
  114. /* step 11: */
  115. p->brkcr = 0;
  116. /* step 12: setup receive buffer */
  117. ud->rxb->status = BDEmpty|BDWrap|BDInt;
  118. ud->rxb->length = 0;
  119. ud->rxbuf = xspanalloc(Rxsize, 0, CACHELINESZ);
  120. ud->rxb->addr = PADDR(ud->rxbuf);
  121. /* step 13: step transmit buffer */
  122. ud->txb->status = BDWrap|BDInt;
  123. ud->txb->length = 0;
  124. ud->txbuf = xspanalloc(Txsize, 0, CACHELINESZ);
  125. ud->txb->addr = PADDR(ud->txbuf);
  126. /* step 14: clear events */
  127. smc->smce = ce_Brke | ce_Br | ce_Bsy | ce_Txb | ce_Rxb;
  128. /*
  129. * step 15: enable interrupts (done later)
  130. * smc->smcm = ce_Brke | ce_Br | ce_Bsy | ce_Txb | ce_Rxb;
  131. */
  132. /* step 17: set parity, no of bits, UART mode, ... */
  133. lcr = SMUart;
  134. bits = uart->bits + 1;
  135. switch(uart->parity){
  136. case 'e':
  137. lcr |= (Pen|Pm);
  138. bits +=1;
  139. break;
  140. case 'o':
  141. lcr |= Pen;
  142. bits +=1;
  143. break;
  144. case 'n':
  145. default:
  146. break;
  147. }
  148. if(uart->stop == 2){
  149. lcr |= Sl;
  150. bits += 1;
  151. }
  152. /* Set new value and reenable if device was previously enabled */
  153. smc->smcmr = lcr | bits <<11 | 0x3;
  154. ud->initialized = 1;
  155. }
  156. static void
  157. smcenable(Uart *uart, int intenb)
  158. {
  159. UartData *ud;
  160. SMC *smc;
  161. int nr;
  162. nr = uart - smcuart;
  163. if (nr < 0 || nr > Nuart)
  164. panic("No SMC %d", nr);
  165. ud = uartdata + nr;
  166. ud->smcno = nr;
  167. uart->regs = ud;
  168. if (ud->initialized == 0)
  169. smcinit(uart);
  170. if (ud->enabled || intenb == 0)
  171. return;
  172. smc = ud->smc;
  173. /* clear events */
  174. smc->smce = ce_Brke | ce_Br | ce_Bsy | ce_Txb | ce_Rxb;
  175. /* enable interrupts */
  176. smc->smcm = ce_Brke | ce_Br | ce_Bsy | ce_Txb | ce_Rxb;
  177. intrenable(VecSMC1 + ud->smcno, smcinterrupt, uart, uart->name);
  178. ud->enabled = 1;
  179. }
  180. static long
  181. smcstatus(Uart* uart, void* buf, long n, long offset)
  182. {
  183. SMC *sp;
  184. char p[128];
  185. sp = ((UartData*)uart->regs)->smc;
  186. snprint(p, sizeof p, "b%d c%d e%d l%d m0 p%c s%d i1\n"
  187. "dev(%d) type(%d) framing(%d) overruns(%d)\n",
  188. uart->baud,
  189. uart->hup_dcd,
  190. uart->hup_dsr,
  191. ((sp->smcmr & Clen) >>11) - ((sp->smcmr&Pen) ? 1 : 0) - ((sp->smcmr&Sl) ? 2 : 1),
  192. (sp->smcmr & Pen) ? ((sp->smcmr & Pm) ? 'e': 'o'): 'n',
  193. (sp->smcmr & Sl) ? 2: 1,
  194. uart->dev,
  195. uart->type,
  196. uart->ferr,
  197. uart->oerr
  198. );
  199. n = readstr(offset, buf, n, p);
  200. free(p);
  201. return n;
  202. }
  203. static void
  204. smcfifo(Uart*, int)
  205. {
  206. /*
  207. * Toggle FIFOs:
  208. * if none, do nothing;
  209. * reset the Rx and Tx FIFOs;
  210. * empty the Rx buffer and clear any interrupt conditions;
  211. * if enabling, try to turn them on.
  212. */
  213. return;
  214. }
  215. static void
  216. smcdtr(Uart*, int)
  217. {
  218. }
  219. static void
  220. smcrts(Uart*, int)
  221. {
  222. }
  223. static void
  224. smcmodemctl(Uart*, int)
  225. {
  226. }
  227. static int
  228. smcparity(Uart* uart, int parity)
  229. {
  230. int lcr;
  231. SMC *sp;
  232. sp = ((UartData*)uart->regs)->smc;
  233. lcr = sp->smcmr & ~(Pen|Pm);
  234. /* Disable transmitter/receiver. */
  235. sp->smcmr &= ~(Ren | Ten);
  236. switch(parity){
  237. case 'e':
  238. lcr |= (Pen|Pm);
  239. break;
  240. case 'o':
  241. lcr |= Pen;
  242. break;
  243. case 'n':
  244. default:
  245. break;
  246. }
  247. /* Set new value and reenable if device was previously enabled */
  248. sp->smcmr = lcr;
  249. uart->parity = parity;
  250. return 0;
  251. }
  252. static int
  253. smcstop(Uart* uart, int stop)
  254. {
  255. int lcr, bits;
  256. SMC *sp;
  257. sp = ((UartData*)uart->regs)->smc;
  258. lcr = sp->smcmr & ~(Sl | Clen);
  259. /* Disable transmitter/receiver. */
  260. sp->smcmr &= ~(Ren | Ten);
  261. switch(stop){
  262. case 1:
  263. break;
  264. case 2:
  265. lcr |= Sl;
  266. break;
  267. default:
  268. return -1;
  269. }
  270. bits = uart->bits + ((lcr & Pen) ? 1 : 0) + ((lcr & Sl) ? 2 : 1);
  271. lcr |= bits<<11;
  272. /* Set new value and reenable if device was previously enabled */
  273. sp->smcmr = lcr;
  274. uart->stop = stop;
  275. return 0;
  276. }
  277. static int
  278. smcbits(Uart* uart, int bits)
  279. {
  280. int lcr, b;
  281. SMC *sp;
  282. if (bits < 5 || bits > 14)
  283. return -1;
  284. sp = ((UartData*)uart->regs)->smc;
  285. lcr = sp->smcmr & ~Clen;
  286. b = bits + ((sp->smcmr & Pen) ? 1 : 0) + ((sp->smcmr & Sl) ? 2 : 1);
  287. if (b > 15)
  288. return -1;
  289. /* Disable transmitter/receiver */
  290. sp->smcmr &= ~(Ren | Ten);
  291. /* Set new value and reenable if device was previously enabled */
  292. sp->smcmr = lcr | b<<11;
  293. uart->bits = bits;
  294. return 0;
  295. }
  296. static int
  297. smcbaud(Uart* uart, int baud)
  298. {
  299. int i;
  300. SMC *sp;
  301. if (uart->enabled){
  302. sp = ((UartData*)uart->regs)->smc;
  303. if(uart->freq == 0 || baud <= 0)
  304. return -1;
  305. i = sp - imm->smc;
  306. imm->brgc[i] = (((m->brghz >> 4) / baud) << 1) | 0x00010000;
  307. }
  308. uart->baud = baud;
  309. return 0;
  310. }
  311. static void
  312. smcbreak(Uart*, int)
  313. {
  314. }
  315. static void
  316. smckick(Uart *uart)
  317. {
  318. BD *txb;
  319. UartData *ud;
  320. int i;
  321. if(uart->blocked)
  322. return;
  323. ud = uart->regs;
  324. txb = ud->txb;
  325. if (txb->status & BDReady)
  326. return; /* Still busy */
  327. for(i = 0; i < Txsize; i++){
  328. if(uart->op >= uart->oe && uartstageoutput(uart) == 0)
  329. break;
  330. ud->txbuf[i] = *(uart->op++);
  331. }
  332. if (i == 0)
  333. return;
  334. dcflush(ud->txbuf, Txsize);
  335. txb->length = i;
  336. sync();
  337. txb->status |= BDReady|BDInt;
  338. }
  339. static void
  340. smcinterrupt(Ureg*, void* u)
  341. {
  342. int i, nc;
  343. char *buf;
  344. BD *rxb;
  345. UartData *ud;
  346. Uart *uart;
  347. uchar events;
  348. uart = u;
  349. if (uart == nil)
  350. panic("uart is nil");
  351. ud = uart->regs;
  352. if (ud == nil)
  353. panic("ud is nil");
  354. events = ud->smc->smce;
  355. ud->smc->smce = events; /* Clear events */
  356. if (events & 0x10)
  357. iprint("smc%d: break\n", ud->smcno);
  358. if (events & 0x4)
  359. uart->oerr++;
  360. if (events & 0x1){
  361. /* Receive characters
  362. */
  363. rxb = ud->rxb;
  364. buf = ud->rxbuf;
  365. dczap(buf, Rxsize); /* invalidate data cache before copying */
  366. if ((rxb->status & BDEmpty) == 0){
  367. nc = rxb->length;
  368. for (i=0; i<nc; i++)
  369. uartrecv(uart, *buf++);
  370. sync();
  371. rxb->status |= BDEmpty;
  372. }else{
  373. iprint("uartsmc: unexpected receive event\n");
  374. }
  375. }
  376. if (events & 0x2){
  377. if ((ud->txb->status & BDReady) == 0)
  378. uartkick(uart);
  379. }
  380. }
  381. static void
  382. smcdisable(Uart* uart)
  383. {
  384. SMC *sp;
  385. sp = ((UartData*)uart->regs)->smc;
  386. sp->smcmr &= ~(Ren | Ten);
  387. }
  388. static int
  389. getchars(Uart *uart, uchar *cbuf)
  390. {
  391. int i, nc;
  392. char *buf;
  393. BD *rxb;
  394. UartData *ud;
  395. ud = uart->regs;
  396. rxb = ud->rxb;
  397. /* Wait for character to show up.
  398. */
  399. buf = ud->rxbuf;
  400. while (rxb->status & BDEmpty)
  401. ;
  402. nc = rxb->length;
  403. for (i=0; i<nc; i++)
  404. *cbuf++ = *buf++;
  405. sync();
  406. rxb->status |= BDEmpty;
  407. return(nc);
  408. }
  409. static int
  410. smcgetc(Uart *uart)
  411. {
  412. static uchar buf[128], *p;
  413. static int cnt;
  414. char c;
  415. if (cnt <= 0) {
  416. cnt = getchars(uart, buf);
  417. p = buf;
  418. }
  419. c = *p++;
  420. cnt--;
  421. return(c);
  422. }
  423. static void
  424. smcputc(Uart *uart, int c)
  425. {
  426. BD *txb;
  427. UartData *ud;
  428. SMC *smc;
  429. ud = uart->regs;
  430. txb = ud->txb;
  431. smc = ud->smc;
  432. smc->smcm = 0;
  433. /* Wait for last character to go.
  434. */
  435. while (txb->status & BDReady)
  436. ;
  437. ud->txbuf[0] = c;
  438. dcflush(ud->txbuf, 1);
  439. txb->length = 1;
  440. sync();
  441. txb->status |= BDReady;
  442. while (txb->status & BDReady)
  443. ;
  444. }
  445. PhysUart smcphysuart = {
  446. .name = "smc",
  447. .pnp = smcpnp,
  448. .enable = smcenable,
  449. .disable = smcdisable,
  450. .kick = smckick,
  451. .dobreak = smcbreak,
  452. .baud = smcbaud,
  453. .bits = smcbits,
  454. .stop = smcstop,
  455. .parity = smcparity,
  456. .modemctl = smcmodemctl,
  457. .rts = smcrts,
  458. .dtr = smcdtr,
  459. .status = smcstatus,
  460. .fifo = smcfifo,
  461. .getc = smcgetc,
  462. .putc = smcputc,
  463. };
  464. void
  465. console(void)
  466. {
  467. Uart *uart;
  468. int n;
  469. char *cmd, *p;
  470. if((p = getconf("console")) == nil)
  471. return;
  472. n = strtoul(p, &cmd, 0);
  473. if(p == cmd)
  474. return;
  475. if(n < 0 || n >= nelem(smcuart))
  476. return;
  477. uart = smcuart + n;
  478. /* uartctl(uart, "b115200 l8 pn s1"); */
  479. if(*cmd != '\0')
  480. uartctl(uart, cmd);
  481. (*uart->phys->enable)(uart, 0);
  482. consuart = uart;
  483. uart->console = 1;
  484. }