ether83815.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. /*
  2. * National Semiconductor DP83815
  3. *
  4. * Supports only internal PHY and has been tested on:
  5. * Netgear FA311TX (using Netgear DS108 10/100 hub)
  6. * SiS 900 within SiS 630
  7. * To do:
  8. * check Ethernet address;
  9. * test autonegotiation on 10 Mbit, and 100 Mbit full duplex;
  10. * external PHY via MII (should be common code for MII);
  11. * thresholds;
  12. * ring sizing;
  13. * physical link changes/disconnect;
  14. * push initialisation back to attach.
  15. *
  16. * C H Forsyth, forsyth@vitanuova.com, 18th June 2001.
  17. */
  18. #include "u.h"
  19. #include "../port/lib.h"
  20. #include "mem.h"
  21. #include "dat.h"
  22. #include "fns.h"
  23. #include "io.h"
  24. #include "../port/error.h"
  25. #include "../port/netif.h"
  26. #include "etherif.h"
  27. #define DEBUG 0
  28. #define debug if(DEBUG)print
  29. enum {
  30. Nrde = 64,
  31. Ntde = 64,
  32. };
  33. #define Rbsz ROUNDUP(sizeof(Etherpkt)+4, 4)
  34. typedef struct Des {
  35. ulong next;
  36. int cmdsts;
  37. ulong addr;
  38. Block* bp;
  39. } Des;
  40. enum { /* cmdsts */
  41. Own = 1<<31, /* set by data producer to hand to consumer */
  42. More = 1<<30, /* more of packet in next descriptor */
  43. Intr = 1<<29, /* interrupt when device is done with it */
  44. Supcrc = 1<<28, /* suppress crc on transmit */
  45. Inccrc = 1<<28, /* crc included on receive (always) */
  46. Ok = 1<<27, /* packet ok */
  47. Size = 0xFFF, /* packet size in bytes */
  48. /* transmit */
  49. Txa = 1<<26, /* transmission aborted */
  50. Tfu = 1<<25, /* transmit fifo underrun */
  51. Crs = 1<<24, /* carrier sense lost */
  52. Td = 1<<23, /* transmission deferred */
  53. Ed = 1<<22, /* excessive deferral */
  54. Owc = 1<<21, /* out of window collision */
  55. Ec = 1<<20, /* excessive collisions */
  56. /* 19-16 collision count */
  57. /* receive */
  58. Rxa = 1<<26, /* receive aborted (same as Rxo) */
  59. Rxo = 1<<25, /* receive overrun */
  60. Dest = 3<<23, /* destination class */
  61. Drej= 0<<23, /* packet was rejected */
  62. Duni= 1<<23, /* unicast */
  63. Dmulti= 2<<23, /* multicast */
  64. Dbroad= 3<<23, /* broadcast */
  65. Long = 1<<22, /* too long packet received */
  66. Runt = 1<<21, /* packet less than 64 bytes */
  67. Ise = 1<<20, /* invalid symbol */
  68. Crce = 1<<19, /* invalid crc */
  69. Fae = 1<<18, /* frame alignment error */
  70. Lbp = 1<<17, /* loopback packet */
  71. Col = 1<<16, /* collision during receive */
  72. };
  73. enum { /* PCI vendor & device IDs */
  74. Nat83815 = (0x0020<<16)|0x100B,
  75. SiS = 0x1039,
  76. SiS900 = (0x0900<<16)|SiS,
  77. SiS7016 = (0x7016<<16)|SiS,
  78. SiS630bridge = 0x0008,
  79. /* SiS 900 PCI revision codes */
  80. SiSrev630s = 0x81,
  81. SiSrev630e = 0x82,
  82. SiSrev630ea1 = 0x83,
  83. SiSeenodeaddr = 8, /* short addr of SiS eeprom mac addr */
  84. SiS630eenodeaddr = 9, /* likewise for the 630 */
  85. Nseenodeaddr = 6, /* " for NS eeprom */
  86. Nat83815avng = 0x403,
  87. Nat83816avng = 0x505, /* 83816 acts like submodel of 83815 */
  88. /* using reg. 0x58 to disambiguate. */
  89. };
  90. typedef struct Ctlr Ctlr;
  91. typedef struct Ctlr {
  92. int port;
  93. Pcidev* pcidev;
  94. Ctlr* next;
  95. int active;
  96. int id; /* (pcidev->did<<16)|pcidev->vid */
  97. ushort srom[0xB+1];
  98. uchar sromea[Eaddrlen]; /* MAC address */
  99. uchar fd; /* option or auto negotiation */
  100. int mbps;
  101. Lock lock;
  102. Des* rdr; /* receive descriptor ring */
  103. int nrdr; /* size of rdr */
  104. int rdrx; /* index into rdr */
  105. Lock tlock;
  106. Des* tdr; /* transmit descriptor ring */
  107. int ntdr; /* size of tdr */
  108. int tdrh; /* host index into tdr */
  109. int tdri; /* interface index into tdr */
  110. int ntq; /* descriptors active */
  111. int ntqmax;
  112. ulong rxa; /* receive statistics */
  113. ulong rxo;
  114. ulong rlong;
  115. ulong runt;
  116. ulong ise;
  117. ulong crce;
  118. ulong fae;
  119. ulong lbp;
  120. ulong col;
  121. ulong rxsovr;
  122. ulong rxorn;
  123. ulong txa; /* transmit statistics */
  124. ulong tfu;
  125. ulong crs;
  126. ulong td;
  127. ulong ed;
  128. ulong owc;
  129. ulong ec;
  130. ulong txurn;
  131. ulong dperr; /* system errors */
  132. ulong rmabt;
  133. ulong rtabt;
  134. ulong sserr;
  135. ulong rxsover;
  136. ulong version; /* silicon version; register 0x58h */
  137. } Ctlr;
  138. static Ctlr* ctlrhead;
  139. static Ctlr* ctlrtail;
  140. enum {
  141. /* registers (could memory map) */
  142. Rcr= 0x00, /* command register */
  143. Rst= 1<<8,
  144. Rxr= 1<<5, /* receiver reset */
  145. Txr= 1<<4, /* transmitter reset */
  146. Rxd= 1<<3, /* receiver disable */
  147. Rxe= 1<<2, /* receiver enable */
  148. Txd= 1<<1, /* transmitter disable */
  149. Txe= 1<<0, /* transmitter enable */
  150. Rcfg= 0x04, /* configuration */
  151. Lnksts= 1<<31, /* link good */
  152. Speed100= 1<<30, /* 100 Mb/s link */
  153. Fdup= 1<<29, /* full duplex */
  154. Pol= 1<<28, /* polarity reversal (10baseT) */
  155. Aneg_dn= 1<<27, /* autonegotiation done */
  156. Pint_acen= 1<<17, /* PHY interrupt auto clear enable */
  157. Pause_adv= 1<<16, /* advertise pause during auto neg */
  158. Paneg_ena= 1<<13, /* auto negotiation enable */
  159. Paneg_all= 7<<13, /* auto negotiation enable 10/100 half & full */
  160. Ext_phy= 1<<12, /* enable MII for external PHY */
  161. Phy_rst= 1<<10, /* reset internal PHY */
  162. Phy_dis= 1<<9, /* disable internal PHY (eg, low power) */
  163. Req_alg= 1<<7, /* PCI bus request: set means less aggressive */
  164. Sb= 1<<6, /* single slot back-off not random */
  165. Pow= 1<<5, /* out of window timer selection */
  166. Exd= 1<<4, /* disable excessive deferral timer */
  167. Pesel= 1<<3, /* parity error algorithm selection */
  168. Brom_dis= 1<<2, /* disable boot rom interface */
  169. Bem= 1<<0, /* big-endian mode */
  170. Rmear= 0x08, /* eeprom access */
  171. Mdc= 1<<6, /* MII mangement check */
  172. Mddir= 1<<5, /* MII management direction */
  173. Mdio= 1<<4, /* MII mangement data */
  174. Eesel= 1<<3, /* EEPROM chip select */
  175. Eeclk= 1<<2, /* EEPROM clock */
  176. Eedo= 1<<1, /* EEPROM data out (from chip) */
  177. Eedi= 1<<0, /* EEPROM data in (to chip) */
  178. Rptscr= 0x0C, /* pci test control */
  179. Risr= 0x10, /* interrupt status */
  180. Txrcmp= 1<<25, /* transmit reset complete */
  181. Rxrcmp= 1<<24, /* receiver reset complete */
  182. Dperr= 1<<23, /* detected parity error */
  183. Sserr= 1<<22, /* signalled system error */
  184. Rmabt= 1<<21, /* received master abort */
  185. Rtabt= 1<<20, /* received target abort */
  186. Rxsovr= 1<<16, /* RX status FIFO overrun */
  187. Hiberr= 1<<15, /* high bits error set (OR of 25-16) */
  188. Phy= 1<<14, /* PHY interrupt */
  189. Pme= 1<<13, /* power management event (wake online) */
  190. Swi= 1<<12, /* software interrupt */
  191. Mib= 1<<11, /* MIB service */
  192. Txurn= 1<<10, /* TX underrun */
  193. Txidle= 1<<9, /* TX idle */
  194. Txerr= 1<<8, /* TX packet error */
  195. Txdesc= 1<<7, /* TX descriptor (with Intr bit done) */
  196. Txok= 1<<6, /* TX ok */
  197. Rxorn= 1<<5, /* RX overrun */
  198. Rxidle= 1<<4, /* RX idle */
  199. Rxearly= 1<<3, /* RX early threshold */
  200. Rxerr= 1<<2, /* RX packet error */
  201. Rxdesc= 1<<1, /* RX descriptor (with Intr bit done) */
  202. Rxok= 1<<0, /* RX ok */
  203. Rimr= 0x14, /* interrupt mask */
  204. Rier= 0x18, /* interrupt enable */
  205. Ie= 1<<0, /* interrupt enable */
  206. Rtxdp= 0x20, /* transmit descriptor pointer */
  207. Rtxcfg= 0x24, /* transmit configuration */
  208. Csi= 1<<31, /* carrier sense ignore (needed for full duplex) */
  209. Hbi= 1<<30, /* heartbeat ignore (needed for full duplex) */
  210. Atp= 1<<28, /* automatic padding of runt packets */
  211. Mxdma= 7<<20, /* maximum dma transfer field */
  212. Mxdma32= 4<<20, /* 4x32-bit words (32 bytes) */
  213. Mxdma64= 5<<20, /* 8x32-bit words (64 bytes) */
  214. Flth= 0x3F<<8,/* Tx fill threshold, units of 32 bytes (must be > Mxdma) */
  215. Drth= 0x3F<<0,/* Tx drain threshold (units of 32 bytes) */
  216. Flth128= 4<<8, /* fill at 128 bytes */
  217. Drth512= 16<<0, /* drain at 512 bytes */
  218. Rrxdp= 0x30, /* receive descriptor pointer */
  219. Rrxcfg= 0x34, /* receive configuration */
  220. Atx= 1<<28, /* accept transmit packets (needed for full duplex) */
  221. Rdrth= 0x1F<<1,/* Rx drain threshold (units of 32 bytes) */
  222. Rdrth64= 2<<1, /* drain at 64 bytes */
  223. Rccsr= 0x3C, /* CLKRUN control/status */
  224. Pmests= 1<<15, /* PME status */
  225. Rwcsr= 0x40, /* wake on lan control/status */
  226. Rpcr= 0x44, /* pause control/status */
  227. Rrfcr= 0x48, /* receive filter/match control */
  228. Rfen= 1<<31, /* receive filter enable */
  229. Aab= 1<<30, /* accept all broadcast */
  230. Aam= 1<<29, /* accept all multicast */
  231. Aau= 1<<28, /* accept all unicast */
  232. Apm= 1<<27, /* accept on perfect match */
  233. Apat= 0xF<<23,/* accept on pattern match */
  234. Aarp= 1<<22, /* accept ARP */
  235. Mhen= 1<<21, /* multicast hash enable */
  236. Uhen= 1<<20, /* unicast hash enable */
  237. Ulm= 1<<19, /* U/L bit mask */
  238. /* bits 0-9 are rfaddr */
  239. Rrfdr= 0x4C, /* receive filter/match data */
  240. Rbrar= 0x50, /* boot rom address */
  241. Rbrdr= 0x54, /* boot rom data */
  242. Rsrr= 0x58, /* silicon revision */
  243. Rmibc= 0x5C, /* MIB control */
  244. /* 60-78 MIB data */
  245. /* PHY registers */
  246. Rbmcr= 0x80, /* basic mode configuration */
  247. Reset= 1<<15,
  248. Sel100= 1<<13, /* select 100Mb/sec if no auto neg */
  249. Anena= 1<<12, /* auto negotiation enable */
  250. Anrestart= 1<<9, /* restart auto negotiation */
  251. Selfdx= 1<<8, /* select full duplex if no auto neg */
  252. Rbmsr= 0x84, /* basic mode status */
  253. Ancomp= 1<<5, /* autonegotiation complete */
  254. Rphyidr1= 0x88,
  255. Rphyidr2= 0x8C,
  256. Ranar= 0x90, /* autonegotiation advertisement */
  257. Ranlpar= 0x94, /* autonegotiation link partner ability */
  258. Raner= 0x98, /* autonegotiation expansion */
  259. Rannptr= 0x9C, /* autonegotiation next page TX */
  260. Rphysts= 0xC0, /* PHY status */
  261. Rmicr= 0xC4, /* MII control */
  262. Inten= 1<<1, /* PHY interrupt enable */
  263. Rmisr= 0xC8, /* MII status */
  264. Rfcscr= 0xD0, /* false carrier sense counter */
  265. Rrecr= 0xD4, /* receive error counter */
  266. Rpcsr= 0xD8, /* 100Mb config/status */
  267. Rphycr= 0xE4, /* PHY control */
  268. Rtbscr= 0xE8, /* 10BaseT status/control */
  269. };
  270. /*
  271. * eeprom addresses
  272. * 7 to 9 (16 bit words): mac address, shifted and reversed
  273. */
  274. #define csr32r(c, r) (inl((c)->port+(r)))
  275. #define csr32w(c, r, l) (outl((c)->port+(r), (ulong)(l)))
  276. #define csr16r(c, r) (ins((c)->port+(r)))
  277. #define csr16w(c, r, l) (outs((c)->port+(r), (ulong)(l)))
  278. static void
  279. dumpcregs(Ctlr *ctlr)
  280. {
  281. int i;
  282. for(i=0; i<=0x5C; i+=4)
  283. print("%2.2ux %8.8lux\n", i, csr32r(ctlr, i));
  284. }
  285. static void
  286. promiscuous(void* arg, int on)
  287. {
  288. Ctlr *ctlr;
  289. ulong w;
  290. ctlr = ((Ether*)arg)->ctlr;
  291. ilock(&ctlr->lock);
  292. w = csr32r(ctlr, Rrfcr);
  293. if(on != ((w&Aau)!=0)){
  294. csr32w(ctlr, Rrfcr, w & ~Rfen);
  295. csr32w(ctlr, Rrfcr, Rfen | (w ^ Aau));
  296. }
  297. iunlock(&ctlr->lock);
  298. }
  299. static void
  300. attach(Ether* ether)
  301. {
  302. Ctlr *ctlr;
  303. ctlr = ether->ctlr;
  304. ilock(&ctlr->lock);
  305. if(0)
  306. dumpcregs(ctlr);
  307. csr32w(ctlr, Rcr, Rxe);
  308. iunlock(&ctlr->lock);
  309. }
  310. static long
  311. ifstat(Ether* ether, void* a, long n, ulong offset)
  312. {
  313. Ctlr *ctlr;
  314. char *buf, *p;
  315. int i, l, len;
  316. ctlr = ether->ctlr;
  317. ether->crcs = ctlr->crce;
  318. ether->frames = ctlr->runt+ctlr->ise+ctlr->rlong+ctlr->fae;
  319. ether->buffs = ctlr->rxorn+ctlr->tfu;
  320. ether->overflows = ctlr->rxsovr;
  321. if(n == 0)
  322. return 0;
  323. p = malloc(READSTR);
  324. l = snprint(p, READSTR, "Rxa: %lud\n", ctlr->rxa);
  325. l += snprint(p+l, READSTR-l, "Rxo: %lud\n", ctlr->rxo);
  326. l += snprint(p+l, READSTR-l, "Rlong: %lud\n", ctlr->rlong);
  327. l += snprint(p+l, READSTR-l, "Runt: %lud\n", ctlr->runt);
  328. l += snprint(p+l, READSTR-l, "Ise: %lud\n", ctlr->ise);
  329. l += snprint(p+l, READSTR-l, "Fae: %lud\n", ctlr->fae);
  330. l += snprint(p+l, READSTR-l, "Lbp: %lud\n", ctlr->lbp);
  331. l += snprint(p+l, READSTR-l, "Tfu: %lud\n", ctlr->tfu);
  332. l += snprint(p+l, READSTR-l, "Txa: %lud\n", ctlr->txa);
  333. l += snprint(p+l, READSTR-l, "CRC Error: %lud\n", ctlr->crce);
  334. l += snprint(p+l, READSTR-l, "Collision Seen: %lud\n", ctlr->col);
  335. l += snprint(p+l, READSTR-l, "Frame Too Long: %lud\n", ctlr->rlong);
  336. l += snprint(p+l, READSTR-l, "Runt Frame: %lud\n", ctlr->runt);
  337. l += snprint(p+l, READSTR-l, "Rx Underflow Error: %lud\n", ctlr->rxorn);
  338. l += snprint(p+l, READSTR-l, "Tx Underrun: %lud\n", ctlr->txurn);
  339. l += snprint(p+l, READSTR-l, "Excessive Collisions: %lud\n", ctlr->ec);
  340. l += snprint(p+l, READSTR-l, "Late Collision: %lud\n", ctlr->owc);
  341. l += snprint(p+l, READSTR-l, "Loss of Carrier: %lud\n", ctlr->crs);
  342. l += snprint(p+l, READSTR-l, "Parity: %lud\n", ctlr->dperr);
  343. l += snprint(p+l, READSTR-l, "Aborts: %lud\n", ctlr->rmabt+ctlr->rtabt);
  344. l += snprint(p+l, READSTR-l, "RX Status overrun: %lud\n", ctlr->rxsover);
  345. snprint(p+l, READSTR-l, "ntqmax: %d\n", ctlr->ntqmax);
  346. ctlr->ntqmax = 0;
  347. buf = a;
  348. len = readstr(offset, buf, n, p);
  349. if(offset > l)
  350. offset -= l;
  351. else
  352. offset = 0;
  353. buf += len;
  354. n -= len;
  355. l = snprint(p, READSTR, "srom:");
  356. for(i = 0; i < nelem(ctlr->srom); i++){
  357. if(i && ((i & 0x0F) == 0))
  358. l += snprint(p+l, READSTR-l, "\n ");
  359. l += snprint(p+l, READSTR-l, " %4.4uX", ctlr->srom[i]);
  360. }
  361. snprint(p+l, READSTR-l, "\n");
  362. len += readstr(offset, buf, n, p);
  363. free(p);
  364. return len;
  365. }
  366. static void
  367. txstart(Ether* ether)
  368. {
  369. Ctlr *ctlr;
  370. Block *bp;
  371. Des *des;
  372. int started;
  373. ctlr = ether->ctlr;
  374. started = 0;
  375. while(ctlr->ntq < ctlr->ntdr-1){
  376. bp = qget(ether->oq);
  377. if(bp == nil)
  378. break;
  379. des = &ctlr->tdr[ctlr->tdrh];
  380. des->bp = bp;
  381. des->addr = PADDR(bp->rp);
  382. ctlr->ntq++;
  383. coherence();
  384. des->cmdsts = Own | BLEN(bp);
  385. ctlr->tdrh = NEXT(ctlr->tdrh, ctlr->ntdr);
  386. started = 1;
  387. }
  388. if(started){
  389. coherence();
  390. csr32w(ctlr, Rcr, Txe); /* prompt */
  391. }
  392. if(ctlr->ntq > ctlr->ntqmax)
  393. ctlr->ntqmax = ctlr->ntq;
  394. }
  395. static void
  396. transmit(Ether* ether)
  397. {
  398. Ctlr *ctlr;
  399. ctlr = ether->ctlr;
  400. ilock(&ctlr->tlock);
  401. txstart(ether);
  402. iunlock(&ctlr->tlock);
  403. }
  404. static void
  405. txrxcfg(Ctlr *ctlr, int txdrth)
  406. {
  407. ulong rx, tx;
  408. rx = csr32r(ctlr, Rrxcfg);
  409. tx = csr32r(ctlr, Rtxcfg);
  410. if(ctlr->fd){
  411. rx |= Atx;
  412. tx |= Csi | Hbi;
  413. }else{
  414. rx &= ~Atx;
  415. tx &= ~(Csi | Hbi);
  416. }
  417. tx &= ~(Mxdma|Drth|Flth);
  418. tx |= Mxdma64 | Flth128 | txdrth;
  419. csr32w(ctlr, Rtxcfg, tx);
  420. rx &= ~(Mxdma|Rdrth);
  421. rx |= Mxdma64 | Rdrth64;
  422. csr32w(ctlr, Rrxcfg, rx);
  423. }
  424. static void
  425. interrupt(Ureg*, void* arg)
  426. {
  427. int len, status, cmdsts, n;
  428. Ctlr *ctlr;
  429. Ether *ether;
  430. Des *des;
  431. Block *bp;
  432. ether = arg;
  433. ctlr = ether->ctlr;
  434. while((status = csr32r(ctlr, Risr)) != 0){
  435. status &= ~(Pme|Mib);
  436. if(status & Hiberr){
  437. if(status & Rxsovr)
  438. ctlr->rxsover++;
  439. if(status & Sserr)
  440. ctlr->sserr++;
  441. if(status & Dperr)
  442. ctlr->dperr++;
  443. if(status & Rmabt)
  444. ctlr->rmabt++;
  445. if(status & Rtabt)
  446. ctlr->rtabt++;
  447. status &= ~(Hiberr|Txrcmp|Rxrcmp|Rxsovr|Dperr|Sserr|Rmabt|Rtabt);
  448. }
  449. /* update link state */
  450. if(status&Phy){
  451. status &= ~Phy;
  452. csr32r(ctlr, Rcfg);
  453. n = csr32r(ctlr, Rcfg);
  454. // iprint("83815 phy %x %x\n", n, n&Lnksts);
  455. ether->link = (n&Lnksts) != 0;
  456. }
  457. /*
  458. * Received packets.
  459. */
  460. if(status & (Rxdesc|Rxok|Rxerr|Rxearly|Rxorn)){
  461. des = &ctlr->rdr[ctlr->rdrx];
  462. while((cmdsts = des->cmdsts) & Own){
  463. if((cmdsts&Ok) == 0){
  464. if(cmdsts & Rxa)
  465. ctlr->rxa++;
  466. if(cmdsts & Rxo)
  467. ctlr->rxo++;
  468. if(cmdsts & Long)
  469. ctlr->rlong++;
  470. if(cmdsts & Runt)
  471. ctlr->runt++;
  472. if(cmdsts & Ise)
  473. ctlr->ise++;
  474. if(cmdsts & Crce)
  475. ctlr->crce++;
  476. if(cmdsts & Fae)
  477. ctlr->fae++;
  478. if(cmdsts & Lbp)
  479. ctlr->lbp++;
  480. if(cmdsts & Col)
  481. ctlr->col++;
  482. }
  483. else if(bp = iallocb(Rbsz)){
  484. len = (cmdsts&Size)-4;
  485. if(len <= 0){
  486. debug("ns83815: packet len %d <=0\n", len);
  487. freeb(des->bp);
  488. }else{
  489. des->bp->wp = des->bp->rp+len;
  490. etheriq(ether, des->bp, 1);
  491. }
  492. des->bp = bp;
  493. des->addr = PADDR(bp->rp);
  494. coherence();
  495. }else{
  496. debug("ns83815: interrupt: iallocb for input buffer failed\n");
  497. des->bp->next = 0;
  498. }
  499. des->cmdsts = Rbsz;
  500. coherence();
  501. ctlr->rdrx = NEXT(ctlr->rdrx, ctlr->nrdr);
  502. des = &ctlr->rdr[ctlr->rdrx];
  503. }
  504. status &= ~(Rxdesc|Rxok|Rxerr|Rxearly|Rxorn);
  505. }
  506. /*
  507. * Check the transmit side:
  508. * check for Transmit Underflow and Adjust
  509. * the threshold upwards;
  510. * free any transmitted buffers and try to
  511. * top-up the ring.
  512. */
  513. if(status & Txurn){
  514. ctlr->txurn++;
  515. ilock(&ctlr->lock);
  516. /* change threshold */
  517. iunlock(&ctlr->lock);
  518. status &= ~(Txurn);
  519. }
  520. ilock(&ctlr->tlock);
  521. while(ctlr->ntq){
  522. des = &ctlr->tdr[ctlr->tdri];
  523. cmdsts = des->cmdsts;
  524. if(cmdsts & Own)
  525. break;
  526. if((cmdsts & Ok) == 0){
  527. if(cmdsts & Txa)
  528. ctlr->txa++;
  529. if(cmdsts & Tfu)
  530. ctlr->tfu++;
  531. if(cmdsts & Td)
  532. ctlr->td++;
  533. if(cmdsts & Ed)
  534. ctlr->ed++;
  535. if(cmdsts & Owc)
  536. ctlr->owc++;
  537. if(cmdsts & Ec)
  538. ctlr->ec++;
  539. ether->oerrs++;
  540. }
  541. freeb(des->bp);
  542. des->bp = nil;
  543. des->cmdsts = 0;
  544. ctlr->ntq--;
  545. ctlr->tdri = NEXT(ctlr->tdri, ctlr->ntdr);
  546. }
  547. txstart(ether);
  548. iunlock(&ctlr->tlock);
  549. status &= ~(Txurn|Txidle|Txerr|Txdesc|Txok);
  550. /*
  551. * Anything left not catered for?
  552. */
  553. if(status)
  554. print("#l%d: status %8.8uX\n", ether->ctlrno, status);
  555. }
  556. }
  557. static void
  558. ctlrinit(Ether* ether)
  559. {
  560. Ctlr *ctlr;
  561. Des *des, *last;
  562. ctlr = ether->ctlr;
  563. /*
  564. * Allocate suitable aligned descriptors
  565. * for the transmit and receive rings;
  566. * initialise the receive ring;
  567. * initialise the transmit ring;
  568. * unmask interrupts and start the transmit side.
  569. */
  570. des = xspanalloc((ctlr->nrdr+ctlr->ntdr)*sizeof(Des), 32, 0);
  571. ctlr->tdr = des;
  572. ctlr->rdr = des+ctlr->ntdr;
  573. last = nil;
  574. for(des = ctlr->rdr; des < &ctlr->rdr[ctlr->nrdr]; des++){
  575. des->bp = iallocb(Rbsz);
  576. if(des->bp == nil)
  577. error(Enomem);
  578. des->cmdsts = Rbsz;
  579. des->addr = PADDR(des->bp->rp);
  580. if(last != nil)
  581. last->next = PADDR(des);
  582. last = des;
  583. }
  584. ctlr->rdr[ctlr->nrdr-1].next = PADDR(ctlr->rdr);
  585. ctlr->rdrx = 0;
  586. csr32w(ctlr, Rrxdp, PADDR(ctlr->rdr));
  587. last = nil;
  588. for(des = ctlr->tdr; des < &ctlr->tdr[ctlr->ntdr]; des++){
  589. des->cmdsts = 0;
  590. des->bp = nil;
  591. des->addr = ~0;
  592. if(last != nil)
  593. last->next = PADDR(des);
  594. last = des;
  595. }
  596. ctlr->tdr[ctlr->ntdr-1].next = PADDR(ctlr->tdr);
  597. ctlr->tdrh = 0;
  598. ctlr->tdri = 0;
  599. csr32w(ctlr, Rtxdp, PADDR(ctlr->tdr));
  600. txrxcfg(ctlr, Drth512);
  601. csr32w(ctlr, Rimr, Dperr|Sserr|Rmabt|Rtabt|Rxsovr|Hiberr|Txurn|Txerr|
  602. Txdesc|Txok|Rxorn|Rxerr|Rxdesc|Rxok); /* Phy|Pme|Mib */
  603. csr32w(ctlr, Rmicr, Inten); /* enable phy interrupts */
  604. csr32r(ctlr, Risr); /* clear status */
  605. csr32w(ctlr, Rier, Ie);
  606. }
  607. static void
  608. eeclk(Ctlr *ctlr, int clk)
  609. {
  610. csr32w(ctlr, Rmear, Eesel | clk);
  611. microdelay(2);
  612. }
  613. static void
  614. eeidle(Ctlr *ctlr)
  615. {
  616. int i;
  617. eeclk(ctlr, 0);
  618. eeclk(ctlr, Eeclk);
  619. for(i=0; i<25; i++){
  620. eeclk(ctlr, 0);
  621. eeclk(ctlr, Eeclk);
  622. }
  623. eeclk(ctlr, 0);
  624. csr32w(ctlr, Rmear, 0);
  625. microdelay(2);
  626. }
  627. static ushort
  628. eegetw(Ctlr *ctlr, int a)
  629. {
  630. int d, i, w;
  631. eeidle(ctlr);
  632. eeclk(ctlr, 0);
  633. eeclk(ctlr, Eeclk);
  634. d = 0x180 | a;
  635. for(i=0x400; i; i>>=1){
  636. if(d & i)
  637. csr32w(ctlr, Rmear, Eesel|Eedi);
  638. else
  639. csr32w(ctlr, Rmear, Eesel);
  640. eeclk(ctlr, Eeclk);
  641. eeclk(ctlr, 0);
  642. microdelay(2);
  643. }
  644. w = 0;
  645. for(i=0x8000; i; i >>= 1){
  646. eeclk(ctlr, Eeclk);
  647. if(csr32r(ctlr, Rmear) & Eedo)
  648. w |= i;
  649. microdelay(2);
  650. eeclk(ctlr, 0);
  651. }
  652. eeidle(ctlr);
  653. return w;
  654. }
  655. static int
  656. resetctlr(Ctlr *ctlr)
  657. {
  658. int i;
  659. /*
  660. * Soft-reset the controller
  661. */
  662. csr32w(ctlr, Rcr, Rst);
  663. for(i=0;; i++){
  664. if(i > 100){
  665. print("ns83815: soft reset did not complete\n");
  666. return -1;
  667. }
  668. microdelay(250);
  669. if((csr32r(ctlr, Rcr) & Rst) == 0)
  670. break;
  671. delay(1);
  672. }
  673. return 0;
  674. }
  675. static void
  676. shutdown(Ether* ether)
  677. {
  678. Ctlr *ctlr = ether->ctlr;
  679. print("ether83815 shutting down\n");
  680. csr32w(ctlr, Rcr, Rxd|Txd); /* disable transceiver */
  681. resetctlr(ctlr);
  682. }
  683. static int
  684. softreset(Ctlr* ctlr, int resetphys)
  685. {
  686. int i, w;
  687. /*
  688. * Soft-reset the controller
  689. */
  690. resetctlr(ctlr);
  691. csr32w(ctlr, Rccsr, Pmests);
  692. csr32w(ctlr, Rccsr, 0);
  693. csr32w(ctlr, Rcfg, csr32r(ctlr, Rcfg) | Pint_acen);
  694. ctlr->version = csr32r(ctlr, Rsrr);
  695. if(resetphys){
  696. /*
  697. * Soft-reset the PHY
  698. */
  699. csr32w(ctlr, Rbmcr, Reset);
  700. for(i=0;; i++){
  701. if(i > 100){
  702. print("ns83815: PHY soft reset time out\n");
  703. return -1;
  704. }
  705. if((csr32r(ctlr, Rbmcr) & Reset) == 0)
  706. break;
  707. delay(1);
  708. }
  709. }
  710. /*
  711. * Initialisation values, in sequence (see 4.4 Recommended Registers Configuration)
  712. */
  713. csr16w(ctlr, 0xCC, 0x0001); /* PGSEL */
  714. csr16w(ctlr, 0xE4, 0x189C); /* PMCCSR */
  715. csr16w(ctlr, 0xFC, 0x0000); /* TSTDAT */
  716. csr16w(ctlr, 0xF4, 0x5040); /* DSPCFG */
  717. csr16w(ctlr, 0xF8, 0x008C); /* SDCFG */
  718. /*
  719. * Auto negotiate
  720. */
  721. csr16r(ctlr, Rbmsr); /* clear latched bits */
  722. debug("anar: %4.4ux\n", csr16r(ctlr, Ranar));
  723. csr16w(ctlr, Rbmcr, Anena);
  724. if(csr16r(ctlr, Ranar) == 0 || (csr32r(ctlr, Rcfg) & Aneg_dn) == 0){
  725. csr16w(ctlr, Rbmcr, Anena|Anrestart);
  726. for(i=0;; i++){
  727. if(i > 3000){
  728. print("ns83815: auto neg timed out\n");
  729. return -1;
  730. }
  731. if((w = csr16r(ctlr, Rbmsr)) & Ancomp)
  732. break;
  733. delay(1);
  734. }
  735. debug("%d ms\n", i);
  736. w &= 0xFFFF;
  737. debug("bmsr: %4.4ux\n", w);
  738. USED(w);
  739. }
  740. debug("anar: %4.4ux\n", csr16r(ctlr, Ranar));
  741. debug("anlpar: %4.4ux\n", csr16r(ctlr, Ranlpar));
  742. debug("aner: %4.4ux\n", csr16r(ctlr, Raner));
  743. debug("physts: %4.4ux\n", csr16r(ctlr, Rphysts));
  744. debug("tbscr: %4.4ux\n", csr16r(ctlr, Rtbscr));
  745. return 0;
  746. }
  747. static int
  748. media(Ether* ether)
  749. {
  750. Ctlr* ctlr;
  751. ulong cfg;
  752. ctlr = ether->ctlr;
  753. cfg = csr32r(ctlr, Rcfg);
  754. ctlr->fd = (cfg & Fdup) != 0;
  755. ether->link = (cfg&Lnksts) != 0;
  756. return (cfg&(Lnksts|Speed100)) == Lnksts? 10: 100;
  757. }
  758. static char* mediatable[9] = {
  759. "10BASE-T", /* TP */
  760. "10BASE-2", /* BNC */
  761. "10BASE-5", /* AUI */
  762. "100BASE-TX",
  763. "10BASE-TFD",
  764. "100BASE-TXFD",
  765. "100BASE-T4",
  766. "100BASE-FX",
  767. "100BASE-FXFD",
  768. };
  769. static int
  770. is630(ulong id, Pcidev *p)
  771. {
  772. if(id == SiS900)
  773. switch (p->rid) {
  774. case SiSrev630s:
  775. case SiSrev630e:
  776. case SiSrev630ea1:
  777. return 1;
  778. }
  779. return 0;
  780. }
  781. enum {
  782. MagicReg = 0x48,
  783. MagicRegSz = 1,
  784. Magicrden = 0x40, /* read enable, apparently */
  785. Paddr= 0x70, /* address port */
  786. Pdata= 0x71, /* data port */
  787. };
  788. /* rcmos() originally from LANL's SiS 900 driver's rcmos() */
  789. static int
  790. sisrdcmos(Ctlr *ctlr)
  791. {
  792. int i;
  793. unsigned reg;
  794. ulong port;
  795. Pcidev *p;
  796. debug("ns83815: SiS 630 rev. %ux reading mac address from cmos\n", ctlr->pcidev->rid);
  797. p = pcimatch(nil, SiS, SiS630bridge);
  798. if(p == nil) {
  799. print("ns83815: no SiS 630 rev. %ux bridge for mac addr\n",
  800. ctlr->pcidev->rid);
  801. return 0;
  802. }
  803. port = p->mem[0].bar & ~0x01;
  804. debug("ns83815: SiS 630 rev. %ux reading mac addr from cmos via bridge at port 0x%lux\n", ctlr->pcidev->rid, port);
  805. reg = pcicfgr8(p, MagicReg);
  806. pcicfgw8(p, MagicReg, reg|Magicrden);
  807. for (i = 0; i < Eaddrlen; i++) {
  808. outb(port+Paddr, SiS630eenodeaddr + i);
  809. ctlr->sromea[i] = inb(port+Pdata);
  810. }
  811. pcicfgw8(p, MagicReg, reg & ~Magicrden);
  812. return 1;
  813. }
  814. /*
  815. * If this is a SiS 630E chipset with an embedded SiS 900 controller,
  816. * we have to read the MAC address from the APC CMOS RAM. - sez freebsd.
  817. * However, CMOS *is* NVRAM normally. See devrtc.c:440, memory.c:88.
  818. */
  819. static void
  820. sissrom(Ctlr *ctlr)
  821. {
  822. union {
  823. uchar eaddr[Eaddrlen];
  824. ushort alignment;
  825. } ee;
  826. int i, off = SiSeenodeaddr, cnt = sizeof ee.eaddr / sizeof(short);
  827. ushort *shp = (ushort *)ee.eaddr;
  828. if(!is630(ctlr->id, ctlr->pcidev) || !sisrdcmos(ctlr)) {
  829. for (i = 0; i < cnt; i++)
  830. *shp++ = eegetw(ctlr, off++);
  831. memmove(ctlr->sromea, ee.eaddr, sizeof ctlr->sromea);
  832. }
  833. }
  834. ushort
  835. søkrisee(Ctlr *c, int n)
  836. {
  837. int i;
  838. uint cmd;
  839. ushort r;
  840. csr32w(c, Rmear, Eesel);
  841. cmd = 0x180|n;
  842. for(i = 10; i >= 0; i--){
  843. n = 1<<3;
  844. if(cmd&(1<<i))
  845. n |= 1;
  846. csr32w(c, Rmear, n);
  847. csr32r(c, Rmear);
  848. csr32w(c, Rmear, n|4);
  849. csr32r(c, Rmear);
  850. }
  851. csr32w(c, Rmear, 1<<3);
  852. csr32r(c, Rmear);
  853. r = 0;
  854. for(i = 0; i < 16; i++){
  855. csr32w(c, Rmear, 1<<3 | 1<<2);
  856. csr32r(c, Rmear);
  857. if(csr32r(c, Rmear) & 2)
  858. r |= 1<<i;
  859. csr32w(c, Rmear, 1<<3);
  860. csr32r(c, Rmear);
  861. }
  862. csr32w(c, Rmear, 1<<3);
  863. csr32w(c, Rmear, 0);
  864. return r;
  865. }
  866. static void
  867. nsnormalea(Ctlr *ctlr)
  868. {
  869. int i, j;
  870. /*
  871. * the MAC address is reversed, straddling word boundaries
  872. */
  873. j = Nseenodeaddr*16 + 15;
  874. for(i = 0; i < 48; i++){
  875. ctlr->sromea[i>>3] |= ((ctlr->srom[j>>4] >> (15-(j&0xF))) & 1) << (i&7);
  876. j++;
  877. }
  878. }
  879. static void
  880. ns403ea(Ctlr *ctlr)
  881. {
  882. int i;
  883. ushort s, t;
  884. s = ctlr->srom[6];
  885. for(i = 0; i < 3; i++){
  886. t = ctlr->srom[i+7];
  887. ctlr->sromea[i*2] = t<<1 | s>>15;
  888. ctlr->sromea[i*2+1] = t>>7;
  889. s = t;
  890. }
  891. }
  892. static void
  893. nssrom(Ctlr* ctlr)
  894. {
  895. int i, ns403;
  896. ulong vers;
  897. ushort (*ee)(Ctlr*, int);
  898. vers = ctlr->version;
  899. ns403 = vers == Nat83815avng || vers == Nat83816avng;
  900. if(ns403){
  901. ee = søkrisee;
  902. print("soekris %lx\n", vers);
  903. }else
  904. ee = eegetw;
  905. for(i = 0; i < nelem(ctlr->srom); i++)
  906. ctlr->srom[i] = ee(ctlr, i);
  907. if(ns403)
  908. ns403ea(ctlr);
  909. else
  910. nsnormalea(ctlr);
  911. }
  912. static void
  913. srom(Ctlr* ctlr)
  914. {
  915. memset(ctlr->sromea, 0, sizeof(ctlr->sromea));
  916. switch (ctlr->id) {
  917. case SiS900:
  918. case SiS7016:
  919. sissrom(ctlr);
  920. break;
  921. case Nat83815:
  922. nssrom(ctlr);
  923. break;
  924. default:
  925. print("ns83815: srom: unknown id 0x%ux\n", ctlr->id);
  926. break;
  927. }
  928. }
  929. static void
  930. scanpci83815(void)
  931. {
  932. Ctlr *ctlr;
  933. Pcidev *p;
  934. ulong id;
  935. p = nil;
  936. while(p = pcimatch(p, 0, 0)){
  937. if(p->ccrb != Pcibcnet || p->ccru != 0)
  938. continue;
  939. id = (p->did<<16)|p->vid;
  940. switch(id){
  941. default:
  942. continue;
  943. case Nat83815:
  944. break;
  945. case SiS900:
  946. break;
  947. }
  948. /*
  949. * bar[0] is the I/O port register address and
  950. * bar[1] is the memory-mapped register address.
  951. */
  952. ctlr = malloc(sizeof(Ctlr));
  953. ctlr->port = p->mem[0].bar & ~0x01;
  954. ctlr->pcidev = p;
  955. ctlr->id = id;
  956. if(ioalloc(ctlr->port, p->mem[0].size, 0, "ns83815") < 0){
  957. print("ns83815: port 0x%uX in use\n", ctlr->port);
  958. free(ctlr);
  959. continue;
  960. }
  961. if(softreset(ctlr, 0) == -1){
  962. free(ctlr);
  963. continue;
  964. }
  965. srom(ctlr);
  966. if(ctlrhead != nil)
  967. ctlrtail->next = ctlr;
  968. else
  969. ctlrhead = ctlr;
  970. ctlrtail = ctlr;
  971. }
  972. }
  973. /* multicast already on, don't need to do anything */
  974. static void
  975. multicast(void*, uchar*, int)
  976. {
  977. }
  978. static int
  979. reset(Ether* ether)
  980. {
  981. Ctlr *ctlr;
  982. int i, x;
  983. ulong ctladdr;
  984. uchar ea[Eaddrlen];
  985. static int scandone;
  986. if(scandone == 0){
  987. scanpci83815();
  988. scandone = 1;
  989. }
  990. /*
  991. * Any adapter matches if no ether->port is supplied,
  992. * otherwise the ports must match.
  993. */
  994. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  995. if(ctlr->active)
  996. continue;
  997. if(ether->port == 0 || ether->port == ctlr->port){
  998. ctlr->active = 1;
  999. break;
  1000. }
  1001. }
  1002. if(ctlr == nil)
  1003. return -1;
  1004. ether->ctlr = ctlr;
  1005. ether->port = ctlr->port;
  1006. ether->irq = ctlr->pcidev->intl;
  1007. ether->tbdf = ctlr->pcidev->tbdf;
  1008. /*
  1009. * Check if the adapter's station address is to be overridden.
  1010. * If not, read it from the EEPROM and set in ether->ea prior to
  1011. * loading the station address in the hardware.
  1012. */
  1013. memset(ea, 0, Eaddrlen);
  1014. if(memcmp(ea, ether->ea, Eaddrlen) == 0)
  1015. memmove(ether->ea, ctlr->sromea, Eaddrlen);
  1016. for(i=0; i<Eaddrlen; i+=2){
  1017. x = ether->ea[i] | (ether->ea[i+1]<<8);
  1018. ctladdr = (ctlr->id == Nat83815? i: i<<15);
  1019. csr32w(ctlr, Rrfcr, ctladdr);
  1020. csr32w(ctlr, Rrfdr, x);
  1021. }
  1022. csr32w(ctlr, Rrfcr, Rfen|Apm|Aab|Aam);
  1023. ether->mbps = media(ether);
  1024. /*
  1025. * Look for a medium override in case there's no autonegotiation
  1026. * the autonegotiation fails.
  1027. */
  1028. for(i = 0; i < ether->nopt; i++){
  1029. if(cistrcmp(ether->opt[i], "FD") == 0){
  1030. ctlr->fd = 1;
  1031. continue;
  1032. }
  1033. for(x = 0; x < nelem(mediatable); x++){
  1034. debug("compare <%s> <%s>\n", mediatable[x],
  1035. ether->opt[i]);
  1036. if(cistrcmp(mediatable[x], ether->opt[i]) == 0){
  1037. if(x != 4 && x >= 3)
  1038. ether->mbps = 100;
  1039. else
  1040. ether->mbps = 10;
  1041. switch(x){
  1042. default:
  1043. ctlr->fd = 0;
  1044. break;
  1045. case 0x04: /* 10BASE-TFD */
  1046. case 0x05: /* 100BASE-TXFD */
  1047. case 0x08: /* 100BASE-FXFD */
  1048. ctlr->fd = 1;
  1049. break;
  1050. }
  1051. break;
  1052. }
  1053. }
  1054. }
  1055. /*
  1056. * Initialise descriptor rings, ethernet address.
  1057. */
  1058. ctlr->nrdr = Nrde;
  1059. ctlr->ntdr = Ntde;
  1060. pcisetbme(ctlr->pcidev);
  1061. ctlrinit(ether);
  1062. /*
  1063. * Linkage to the generic ethernet driver.
  1064. */
  1065. ether->attach = attach;
  1066. ether->transmit = transmit;
  1067. ether->interrupt = interrupt;
  1068. ether->ifstat = ifstat;
  1069. ether->arg = ether;
  1070. ether->promiscuous = promiscuous;
  1071. ether->multicast = multicast;
  1072. ether->shutdown = shutdown;
  1073. return 0;
  1074. }
  1075. void
  1076. ether83815link(void)
  1077. {
  1078. addethercard("83815", reset);
  1079. }