etherga620.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246
  1. /*
  2. * Netgear GA620 Gigabit Ethernet Card.
  3. * Specific for the Alteon Tigon 2 and Intel Pentium or later.
  4. * To Do:
  5. * cache alignment for PCI Write-and-Invalidate
  6. * mini ring (what size)?
  7. * tune coalescing values
  8. * statistics formatting
  9. * don't update Spi if nothing to send
  10. * receive ring alignment
  11. * watchdog for link management?
  12. */
  13. #include "u.h"
  14. #include "../port/lib.h"
  15. #include "mem.h"
  16. #include "dat.h"
  17. #include "fns.h"
  18. #include "io.h"
  19. #include "../port/error.h"
  20. #include "../port/netif.h"
  21. #define malign(n) xspanalloc((n), 32, 0)
  22. #include "etherif.h"
  23. #include "etherga620fw.h"
  24. enum {
  25. Mhc = 0x0040, /* Miscellaneous Host Control */
  26. Mlc = 0x0044, /* Miscellaneous Local Control */
  27. Mc = 0x0050, /* Miscellaneous Configuration */
  28. Ps = 0x005C, /* PCI State */
  29. Wba = 0x0068, /* Window Base Address */
  30. Wd = 0x006C, /* Window Data */
  31. DMAas = 0x011C, /* DMA Assist State */
  32. CPUAstate = 0x0140, /* CPU A State */
  33. CPUApc = 0x0144, /* CPU A Programme Counter */
  34. CPUBstate = 0x0240, /* CPU B State */
  35. Hi = 0x0504, /* Host In Interrupt Handler */
  36. Cpi = 0x050C, /* Command Producer Index */
  37. Spi = 0x0514, /* Send Producer Index */
  38. Rspi = 0x051C, /* Receive Standard Producer Index */
  39. Rjpi = 0x0524, /* Receive Jumbo Producer Index */
  40. Rmpi = 0x052C, /* Receive Mini Producer Index */
  41. Mac = 0x0600, /* MAC Address */
  42. Gip = 0x0608, /* General Information Pointer */
  43. Om = 0x0618, /* Operating Mode */
  44. DMArc = 0x061C, /* DMA Read Configuration */
  45. DMAwc = 0x0620, /* DMA Write Configuration */
  46. Tbr = 0x0624, /* Transmit Buffer Ratio */
  47. Eci = 0x0628, /* Event Consumer Index */
  48. Cci = 0x062C, /* Command Consumer Index */
  49. Rct = 0x0630, /* Receive Coalesced Ticks */
  50. Sct = 0x0634, /* Send Coalesced Ticks */
  51. St = 0x0638, /* Stat Ticks */
  52. SmcBD = 0x063C, /* Send Max. Coalesced BDs */
  53. RmcBD = 0x0640, /* Receive Max. Coalesced BDs */
  54. Nt = 0x0644, /* NIC Tracing */
  55. Gln = 0x0648, /* Gigabit Link Negotiation */
  56. Fln = 0x064C, /* 10/100 Link Negotiation */
  57. Ifx = 0x065C, /* Interface Index */
  58. IfMTU = 0x0660, /* Interface MTU */
  59. Mi = 0x0664, /* Mask Interrupts */
  60. Gls = 0x0668, /* Gigabit Link State */
  61. Fls = 0x066C, /* 10/100 Link State */
  62. Cr = 0x0700, /* Command Ring */
  63. Lmw = 0x0800, /* Local Memory Window */
  64. };
  65. enum { /* Mhc */
  66. Is = 0x00000001, /* Interrupt State */
  67. Ci = 0x00000002, /* Clear Interrupt */
  68. Hr = 0x00000008, /* Hard Reset */
  69. Eebs = 0x00000010, /* Enable Endian Byte Swap */
  70. Eews = 0x00000020, /* Enable Endian Word (64-bit) swap */
  71. Mpio = 0x00000040, /* Mask PCI Interrupt Output */
  72. };
  73. enum { /* Mlc */
  74. SRAM512 = 0x00000200, /* SRAM Bank Size of 512KB */
  75. SRAMmask = 0x00000300,
  76. EEclk = 0x00100000, /* Serial EEPROM Clock Output */
  77. EEdoe = 0x00200000, /* Serial EEPROM Data Out Enable */
  78. EEdo = 0x00400000, /* Serial EEPROM Data Out Value */
  79. EEdi = 0x00800000, /* Serial EEPROM Data Input */
  80. };
  81. enum { /* Mc */
  82. SyncSRAM = 0x00100000, /* Set Synchronous SRAM Timing */
  83. };
  84. enum { /* Ps */
  85. PCIwm32 = 0x000000C0, /* Write Max DMA 32 */
  86. PCImrm = 0x00020000, /* Use Memory Read Multiple Command */
  87. PCI66 = 0x00080000,
  88. PCI32 = 0x00100000,
  89. PCIrcmd = 0x06000000, /* PCI Read Command */
  90. PCIwcmd = 0x70000000, /* PCI Write Command */
  91. };
  92. enum { /* CPUAstate */
  93. CPUrf = 0x00000010, /* ROM Fail */
  94. CPUhalt = 0x00010000, /* Halt the internal CPU */
  95. CPUhie = 0x00040000, /* HALT instruction executed */
  96. };
  97. enum { /* Om */
  98. BswapBD = 0x00000002, /* Byte Swap Buffer Descriptors */
  99. WswapBD = 0x00000004, /* Word Swap Buffer Descriptors */
  100. Warn = 0x00000008,
  101. BswapDMA = 0x00000010, /* Byte Swap DMA Data */
  102. Only1DMA = 0x00000040, /* Only One DMA Active at a time */
  103. NoJFrag = 0x00000200, /* Don't Fragment Jumbo Frames */
  104. Fatal = 0x40000000,
  105. };
  106. enum { /* Lmw */
  107. Lmwsz = 2*1024, /* Local Memory Window Size */
  108. Sr = 0x3800, /* Send Ring (accessed via Lmw) */
  109. };
  110. enum { /* Link */
  111. Lpref = 0x00008000, /* Preferred Link */
  112. L10MB = 0x00010000,
  113. L100MB = 0x00020000,
  114. L1000MB = 0x00040000,
  115. Lfd = 0x00080000, /* Full Duplex */
  116. Lhd = 0x00100000, /* Half Duplex */
  117. Lefc = 0x00200000, /* Emit Flow Control Packets */
  118. Lofc = 0x00800000, /* Obey Flow Control Packets */
  119. Lean = 0x20000000, /* Enable Autonegotiation/Sensing */
  120. Le = 0x40000000, /* Link Enable */
  121. };
  122. typedef struct Host64 {
  123. uint hi;
  124. uint lo;
  125. } Host64;
  126. typedef struct Ere { /* Event Ring Element */
  127. int event; /* (event<<24)|(code<<12)|index */
  128. int unused;
  129. } Ere;
  130. typedef int Cmd; /* (cmd<<24)|(flags<<12)|index */
  131. typedef struct Rbd { /* Receive Buffer Descriptor */
  132. Host64 addr;
  133. int indexlen; /* (ring-index<<16)|buffer-length */
  134. int flags; /* only lower 16-bits */
  135. int checksum; /* (ip<<16)|tcp/udp */
  136. int error; /* only upper 16-bits */
  137. int reserved;
  138. void* opaque; /* passed to receive return ring */
  139. } Rbd;
  140. typedef struct Sbd { /* Send Buffer Descriptor */
  141. Host64 addr;
  142. int lenflags; /* (len<<16)|flags */
  143. int reserved;
  144. } Sbd;
  145. enum { /* Buffer Descriptor Flags */
  146. Fend = 0x00000004, /* Frame Ends in this Buffer */
  147. Frjr = 0x00000010, /* Receive Jumbo Ring Buffer */
  148. Funicast = 0x00000020, /* Unicast packet (2-bit field) */
  149. Fmulticast = 0x00000040, /* Multicast packet */
  150. Fbroadcast = 0x00000060, /* Broadcast packet */
  151. Ferror = 0x00000400, /* Frame Has Error */
  152. Frmr = 0x00001000, /* Receive Mini Ring Buffer */
  153. };
  154. enum { /* Buffer Error Flags */
  155. Ecrc = 0x00010000, /* bad CRC */
  156. Ecollision = 0x00020000, /* collision */
  157. Elink = 0x00040000, /* link lost */
  158. Ephy = 0x00080000, /* unspecified PHY frame decode error */
  159. Eodd = 0x00100000, /* odd number of nibbles */
  160. Emac = 0x00200000, /* unspecified MAC abort */
  161. Elen64 = 0x00400000, /* short packet */
  162. Eresources = 0x00800000, /* MAC out of internal resources */
  163. Egiant = 0x01000000, /* packet too big */
  164. };
  165. typedef struct Rcb { /* Ring Control Block */
  166. Host64 addr; /* points to the Rbd ring */
  167. int control; /* (max_len<<16)|flags */
  168. int unused;
  169. } Rcb;
  170. enum {
  171. TcpUdpCksum = 0x0001, /* Perform TCP or UDP checksum */
  172. IpCksum = 0x0002, /* Perform IP checksum */
  173. NoPseudoHdrCksum= 0x0008, /* Don't include the pseudo header */
  174. VlanAssist = 0x0010, /* Enable VLAN tagging */
  175. CoalUpdateOnly = 0x0020, /* Coalesce transmit interrupts */
  176. HostRing = 0x0040, /* Sr in host memory */
  177. SnapCksum = 0x0080, /* Parse + offload 802.3 SNAP frames */
  178. UseExtRxBd = 0x0100, /* Extended Rbd for Jumbo frames */
  179. RingDisabled = 0x0200, /* Jumbo or Mini RCB only */
  180. };
  181. typedef struct Gib { /* General Information Block */
  182. int statistics[256]; /* Statistics */
  183. Rcb ercb; /* Event Ring */
  184. Rcb crcb; /* Command Ring */
  185. Rcb srcb; /* Send Ring */
  186. Rcb rsrcb; /* Receive Standard Ring */
  187. Rcb rjrcb; /* Receive Jumbo Ring */
  188. Rcb rmrcb; /* Receive Mini Ring */
  189. Rcb rrrcb; /* Receive Return Ring */
  190. Host64 epp; /* Event Producer */
  191. Host64 rrrpp; /* Receive Return Ring Producer */
  192. Host64 scp; /* Send Consumer */
  193. Host64 rsp; /* Refresh Stats */
  194. } Gib;
  195. enum { /* Host/NIC Interface ring sizes */
  196. Ner = 256, /* event ring */
  197. Ncr = 64, /* command ring */
  198. Nsr = 512, /* send ring */
  199. Nrsr = 512, /* receive standard ring */
  200. Nrjr = 256, /* receive jumbo ring */
  201. Nrmr = 1024, /* receive mini ring */
  202. Nrrr = 2048, /* receive return ring */
  203. };
  204. enum {
  205. NrsrHI = 72, /* Fill-level of Rsr (m.b. < Nrsr) */
  206. NrsrLO = 54, /* Level at which to top-up ring */
  207. NrjrHI = 0, /* Fill-level of Rjr (m.b. < Nrjr) */
  208. NrjrLO = 0, /* Level at which to top-up ring */
  209. NrmrHI = 0, /* Fill-level of Rmr (m.b. < Nrmr) */
  210. NrmrLO = 0, /* Level at which to top-up ring */
  211. };
  212. typedef struct Ctlr Ctlr;
  213. typedef struct Ctlr {
  214. int port;
  215. Pcidev* pcidev;
  216. Ctlr* next;
  217. int active;
  218. int id;
  219. uchar ea[Eaddrlen];
  220. int* nic;
  221. Gib* gib;
  222. Ere* er;
  223. Lock srlock;
  224. Sbd* sr;
  225. Block** srb;
  226. int nsr; /* currently in send ring */
  227. Rbd* rsr;
  228. int nrsr; /* currently in Receive Standard Ring */
  229. Rbd* rjr;
  230. int nrjr; /* currently in Receive Jumbo Ring */
  231. Rbd* rmr;
  232. int nrmr; /* currently in Receive Mini Ring */
  233. Rbd* rrr;
  234. int rrrci; /* Receive Return Ring Consumer Index */
  235. int epi[2]; /* Event Producer Index */
  236. int rrrpi[2]; /* Receive Return Ring Producer Index */
  237. int sci[3]; /* Send Consumer Index ([2] is host) */
  238. int interrupts; /* statistics */
  239. int mi;
  240. uvlong ticks;
  241. int coalupdateonly; /* tuning */
  242. int hardwarecksum;
  243. int rct; /* Receive Coalesce Ticks */
  244. int sct; /* Send Coalesce Ticks */
  245. int st; /* Stat Ticks */
  246. int smcbd; /* Send Max. Coalesced BDs */
  247. int rmcbd; /* Receive Max. Coalesced BDs */
  248. } Ctlr;
  249. static Ctlr* ctlrhead;
  250. static Ctlr* ctlrtail;
  251. #define csr32r(c, r) (*((c)->nic+((r)/4)))
  252. #define csr32w(c, r, v) (*((c)->nic+((r)/4)) = (v))
  253. static void
  254. sethost64(Host64* host64, void* addr)
  255. {
  256. uvlong uvl;
  257. uvl = PCIWADDR(addr);
  258. host64->hi = uvl>>32;
  259. host64->lo = uvl & 0xFFFFFFFFL;
  260. }
  261. static void
  262. ga620command(Ctlr* ctlr, int cmd, int flags, int index)
  263. {
  264. int cpi;
  265. cpi = csr32r(ctlr, Cpi);
  266. csr32w(ctlr, Cr+(cpi*4), (cmd<<24)|(flags<<12)|index);
  267. cpi = NEXT(cpi, Ncr);
  268. csr32w(ctlr, Cpi, cpi);
  269. }
  270. static void
  271. ga620attach(Ether* edev)
  272. {
  273. Ctlr *ctlr;
  274. ctlr = edev->ctlr;
  275. USED(ctlr);
  276. }
  277. static long
  278. ga620ifstat(Ether* edev, void* a, long n, ulong offset)
  279. {
  280. char *p;
  281. Ctlr *ctlr;
  282. int i, l, r;
  283. ctlr = edev->ctlr;
  284. if(n == 0)
  285. return 0;
  286. p = malloc(READSTR);
  287. l = 0;
  288. for(i = 0; i < 256; i++){
  289. if((r = ctlr->gib->statistics[i]) == 0)
  290. continue;
  291. l += snprint(p+l, READSTR-l, "%d: %ud\n", i, r);
  292. }
  293. l += snprint(p+l, READSTR-l, "interrupts: %ud\n", ctlr->interrupts);
  294. l += snprint(p+l, READSTR-l, "mi: %ud\n", ctlr->mi);
  295. l += snprint(p+l, READSTR-l, "ticks: %llud\n", ctlr->ticks);
  296. l += snprint(p+l, READSTR-l, "coalupdateonly: %d\n", ctlr->coalupdateonly);
  297. l += snprint(p+l, READSTR-l, "hardwarecksum: %d\n", ctlr->hardwarecksum);
  298. l += snprint(p+l, READSTR-l, "rct: %d\n", ctlr->rct);
  299. l += snprint(p+l, READSTR-l, "sct: %d\n", ctlr->sct);
  300. l += snprint(p+l, READSTR-l, "smcbd: %d\n", ctlr->smcbd);
  301. snprint(p+l, READSTR-l, "rmcbd: %d\n", ctlr->rmcbd);
  302. n = readstr(offset, a, n, p);
  303. free(p);
  304. return n;
  305. }
  306. static long
  307. ga620ctl(Ether* edev, void* buf, long n)
  308. {
  309. char *p;
  310. Cmdbuf *cb;
  311. Ctlr *ctlr;
  312. int control, i, r;
  313. ctlr = edev->ctlr;
  314. if(ctlr == nil)
  315. error(Enonexist);
  316. r = 0;
  317. cb = parsecmd(buf, n);
  318. if(cb->nf < 2)
  319. r = -1;
  320. else if(cistrcmp(cb->f[0], "coalupdateonly") == 0){
  321. if(cistrcmp(cb->f[1], "off") == 0){
  322. control = ctlr->gib->srcb.control;
  323. control &= ~CoalUpdateOnly;
  324. ctlr->gib->srcb.control = control;
  325. ctlr->coalupdateonly = 0;
  326. }
  327. else if(cistrcmp(cb->f[1], "on") == 0){
  328. control = ctlr->gib->srcb.control;
  329. control |= CoalUpdateOnly;
  330. ctlr->gib->srcb.control = control;
  331. ctlr->coalupdateonly = 1;
  332. }
  333. else
  334. r = -1;
  335. }
  336. else if(cistrcmp(cb->f[0], "hardwarecksum") == 0){
  337. if(cistrcmp(cb->f[1], "off") == 0){
  338. control = ctlr->gib->srcb.control;
  339. control &= ~(TcpUdpCksum|NoPseudoHdrCksum);
  340. ctlr->gib->srcb.control = control;
  341. control = ctlr->gib->rsrcb.control;
  342. control &= ~(TcpUdpCksum|NoPseudoHdrCksum);
  343. ctlr->gib->rsrcb.control = control;
  344. ctlr->hardwarecksum = 0;
  345. }
  346. else if(cistrcmp(cb->f[1], "on") == 0){
  347. control = ctlr->gib->srcb.control;
  348. control |= (TcpUdpCksum|NoPseudoHdrCksum);
  349. ctlr->gib->srcb.control = control;
  350. control = ctlr->gib->rsrcb.control;
  351. control |= (TcpUdpCksum|NoPseudoHdrCksum);
  352. ctlr->gib->rsrcb.control = control;
  353. ctlr->hardwarecksum = 1;
  354. }
  355. else
  356. r = -1;
  357. }
  358. else if(cistrcmp(cb->f[0], "rct") == 0){
  359. i = strtol(cb->f[1], &p, 0);
  360. if(i < 0 || p == cb->f[1])
  361. r = -1;
  362. else{
  363. ctlr->rct = i;
  364. csr32w(ctlr, Rct, ctlr->rct);
  365. }
  366. }
  367. else if(cistrcmp(cb->f[0], "sct") == 0){
  368. i = strtol(cb->f[1], &p, 0);
  369. if(i < 0 || p == cb->f[1])
  370. r = -1;
  371. else{
  372. ctlr->sct = i;
  373. csr32w(ctlr, Sct, ctlr->sct);
  374. }
  375. }
  376. else if(cistrcmp(cb->f[0], "st") == 0){
  377. i = strtol(cb->f[1], &p, 0);
  378. if(i < 0 || p == cb->f[1])
  379. r = -1;
  380. else{
  381. ctlr->st = i;
  382. csr32w(ctlr, St, ctlr->st);
  383. }
  384. }
  385. else if(cistrcmp(cb->f[0], "smcbd") == 0){
  386. i = strtol(cb->f[1], &p, 0);
  387. if(i < 0 || p == cb->f[1])
  388. r = -1;
  389. else{
  390. ctlr->smcbd = i;
  391. csr32w(ctlr, SmcBD, ctlr->smcbd);
  392. }
  393. }
  394. else if(cistrcmp(cb->f[0], "rmcbd") == 0){
  395. i = strtol(cb->f[1], &p, 0);
  396. if(i < 0 || p == cb->f[1])
  397. r = -1;
  398. else{
  399. ctlr->rmcbd = i;
  400. csr32w(ctlr, RmcBD, ctlr->rmcbd);
  401. }
  402. }
  403. else
  404. r = -1;
  405. free(cb);
  406. if(r == 0)
  407. return n;
  408. return r;
  409. }
  410. static int
  411. _ga620transmit(Ether* edev)
  412. {
  413. Sbd *sbd;
  414. Block *bp;
  415. Ctlr *ctlr;
  416. int sci, spi, work;
  417. /*
  418. * For now there are no smarts here, just empty the
  419. * ring and try to fill it back up. Tuning comes later.
  420. */
  421. ctlr = edev->ctlr;
  422. ilock(&ctlr->srlock);
  423. /*
  424. * Free any completed packets.
  425. * Ctlr->sci[0] is where the NIC has got to consuming the ring.
  426. * Ctlr->sci[2] is where the host has got to tidying up after the
  427. * NIC has done with the packets.
  428. */
  429. work = 0;
  430. for(sci = ctlr->sci[2]; sci != ctlr->sci[0]; sci = NEXT(sci, Nsr)){
  431. if(ctlr->srb[sci] == nil)
  432. continue;
  433. freeb(ctlr->srb[sci]);
  434. ctlr->srb[sci] = nil;
  435. work++;
  436. }
  437. ctlr->sci[2] = sci;
  438. sci = PREV(sci, Nsr);
  439. for(spi = csr32r(ctlr, Spi); spi != sci; spi = NEXT(spi, Nsr)){
  440. if((bp = qget(edev->oq)) == nil)
  441. break;
  442. sbd = &ctlr->sr[spi];
  443. sethost64(&sbd->addr, bp->rp);
  444. sbd->lenflags = (BLEN(bp)<<16)|Fend;
  445. ctlr->srb[spi] = bp;
  446. work++;
  447. }
  448. csr32w(ctlr, Spi, spi);
  449. iunlock(&ctlr->srlock);
  450. return work;
  451. }
  452. static void
  453. ga620transmit(Ether* edev)
  454. {
  455. _ga620transmit(edev);
  456. }
  457. static void
  458. ga620replenish(Ctlr* ctlr)
  459. {
  460. Rbd *rbd;
  461. int rspi;
  462. Block *bp;
  463. rspi = csr32r(ctlr, Rspi);
  464. while(ctlr->nrsr < NrsrHI){
  465. if((bp = iallocb(ETHERMAXTU+4)) == nil)
  466. break;
  467. rbd = &ctlr->rsr[rspi];
  468. sethost64(&rbd->addr, bp->rp);
  469. rbd->indexlen = (rspi<<16)|(ETHERMAXTU+4);
  470. rbd->flags = 0;
  471. rbd->opaque = bp;
  472. rspi = NEXT(rspi, Nrsr);
  473. ctlr->nrsr++;
  474. }
  475. csr32w(ctlr, Rspi, rspi);
  476. }
  477. static void
  478. ga620event(Ether *edev, int eci, int epi)
  479. {
  480. int event;
  481. ulong gls, fls;
  482. Ctlr *ctlr;
  483. ctlr = edev->ctlr;
  484. while(eci != epi){
  485. event = ctlr->er[eci].event;
  486. switch(event>>24){
  487. case 0x01: /* firmware operational */
  488. ga620command(ctlr, 0x01, 0x01, 0x00);
  489. ga620command(ctlr, 0x0B, 0x00, 0x00);
  490. print("ga620: %8.8uX: %8.8uX\n", ctlr->port, event);
  491. break;
  492. case 0x04: /* statistics updated */
  493. break;
  494. case 0x06: /* link state changed */
  495. print("ga620: %8.8uX: %8.8uX %8.8uX %8.8uX\n",
  496. ctlr->port, event, csr32r(ctlr, Gls), csr32r(ctlr, Fls));
  497. gls = csr32r(ctlr, Gls);
  498. fls = csr32r(ctlr, Fls);
  499. if ((gls&(Le|L1000MB)) == (Le|L1000MB))
  500. edev->mbps = 1000;
  501. else if ((fls&(Le|L100MB)) == (Le|L100MB))
  502. edev->mbps = 100;
  503. else if ((fls&(Le|L10MB)) == (Le|L10MB))
  504. edev->mbps = 10;
  505. else
  506. break;
  507. print("#l%d: %dMbps\n", edev->ctlrno, edev->mbps);
  508. break;
  509. case 0x07: /* event error */
  510. default:
  511. print("er[%d] = %8.8uX\n", eci, event);
  512. break;
  513. }
  514. eci = NEXT(eci, Ner);
  515. }
  516. csr32w(ctlr, Eci, eci);
  517. }
  518. static void
  519. ga620receive(Ether* edev)
  520. {
  521. int len;
  522. Rbd *rbd;
  523. Block *bp;
  524. Ctlr* ctlr;
  525. ctlr = edev->ctlr;
  526. while(ctlr->rrrci != ctlr->rrrpi[0]){
  527. rbd = &ctlr->rrr[ctlr->rrrci];
  528. /*
  529. * Errors are collected in the statistics block so
  530. * no need to tally them here, let ifstat do the work.
  531. */
  532. len = rbd->indexlen & 0xFFFF;
  533. if(!(rbd->flags & Ferror) && len != 0){
  534. bp = rbd->opaque;
  535. bp->wp = bp->rp+len;
  536. etheriq(edev, bp, 1);
  537. }
  538. else
  539. freeb(rbd->opaque);
  540. rbd->opaque = nil;
  541. if(rbd->flags & Frjr)
  542. ctlr->nrjr--;
  543. else if(rbd->flags & Frmr)
  544. ctlr->nrmr--;
  545. else
  546. ctlr->nrsr--;
  547. ctlr->rrrci = NEXT(ctlr->rrrci, Nrrr);
  548. }
  549. }
  550. static void
  551. ga620interrupt(Ureg*, void* arg)
  552. {
  553. int csr, ie, work;
  554. Ctlr *ctlr;
  555. Ether *edev;
  556. uvlong tsc0, tsc1;
  557. edev = arg;
  558. ctlr = edev->ctlr;
  559. if(!(csr32r(ctlr, Mhc) & Is))
  560. return;
  561. cycles(&tsc0);
  562. ctlr->interrupts++;
  563. csr32w(ctlr, Hi, 1);
  564. ie = 0;
  565. work = 0;
  566. while(ie < 2){
  567. if(ctlr->rrrci != ctlr->rrrpi[0]){
  568. ga620receive(edev);
  569. work = 1;
  570. }
  571. if(_ga620transmit(edev) != 0)
  572. work = 1;
  573. csr = csr32r(ctlr, Eci);
  574. if(csr != ctlr->epi[0]){
  575. ga620event(edev, csr, ctlr->epi[0]);
  576. work = 1;
  577. }
  578. if(ctlr->nrsr <= NrsrLO)
  579. ga620replenish(ctlr);
  580. if(work == 0){
  581. if(ie == 0)
  582. csr32w(ctlr, Hi, 0);
  583. ie++;
  584. }
  585. work = 0;
  586. }
  587. cycles(&tsc1);
  588. ctlr->ticks += tsc1-tsc0;
  589. }
  590. static void
  591. ga620lmw(Ctlr* ctlr, int addr, int* data, int len)
  592. {
  593. int i, l, lmw, v;
  594. /*
  595. * Write to or clear ('data' == nil) 'len' bytes of the NIC
  596. * local memory at address 'addr'.
  597. * The destination address and count should be 32-bit aligned.
  598. */
  599. v = 0;
  600. while(len > 0){
  601. /*
  602. * 1) Set the window. The (Lmwsz-1) bits are ignored
  603. * in Wba when accessing through the local memory window;
  604. * 2) Find the minimum of how many bytes still to
  605. * transfer and how many left in this window;
  606. * 3) Create the offset into the local memory window in the
  607. * shared memory space then copy (or zero) the data;
  608. * 4) Bump the counts.
  609. */
  610. csr32w(ctlr, Wba, addr);
  611. l = ROUNDUP(addr+1, Lmwsz) - addr;
  612. if(l > len)
  613. l = len;
  614. lmw = Lmw + (addr & (Lmwsz-1));
  615. for(i = 0; i < l; i += 4){
  616. if(data != nil)
  617. v = *data++;
  618. csr32w(ctlr, lmw+i, v);
  619. }
  620. len -= l;
  621. addr += l;
  622. }
  623. }
  624. static int
  625. ga620init(Ether* edev)
  626. {
  627. Ctlr *ctlr;
  628. Host64 host64;
  629. int csr, ea, i, flags;
  630. ctlr = edev->ctlr;
  631. /*
  632. * Load the MAC address.
  633. */
  634. ea = (edev->ea[0]<<8)|edev->ea[1];
  635. csr32w(ctlr, Mac, ea);
  636. ea = (edev->ea[2]<<24)|(edev->ea[3]<<16)|(edev->ea[4]<<8)|edev->ea[5];
  637. csr32w(ctlr, Mac+4, ea);
  638. /*
  639. * General Information Block.
  640. */
  641. ctlr->gib = malloc(sizeof(Gib));
  642. sethost64(&host64, ctlr->gib);
  643. csr32w(ctlr, Gip, host64.hi);
  644. csr32w(ctlr, Gip+4, host64.lo);
  645. /*
  646. * Event Ring.
  647. * This is located in host memory. Allocate the ring,
  648. * tell the NIC where it is and initialise the indices.
  649. */
  650. ctlr->er = malign(sizeof(Ere)*Ner);
  651. sethost64(&ctlr->gib->ercb.addr, ctlr->er);
  652. sethost64(&ctlr->gib->epp, ctlr->epi);
  653. csr32w(ctlr, Eci, 0);
  654. /*
  655. * Command Ring.
  656. * This is located in the General Communications Region
  657. * and so the value placed in the Rcb is unused, the NIC
  658. * knows where it is. Stick in the value according to
  659. * the datasheet anyway.
  660. * Initialise the ring and indices.
  661. */
  662. ctlr->gib->crcb.addr.lo = Cr-0x400;
  663. for(i = 0; i < Ncr*4; i += 4)
  664. csr32w(ctlr, Cr+i, 0);
  665. csr32w(ctlr, Cpi, 0);
  666. csr32w(ctlr, Cci, 0);
  667. /*
  668. * Send Ring.
  669. * This ring is either in NIC memory at a fixed location depending
  670. * on how big the ring is or it is in host memory. If in NIC
  671. * memory it is accessed via the Local Memory Window; with a send
  672. * ring size of 128 the window covers the whole ring and then need
  673. * only be set once:
  674. * ctlr->sr = (uchar*)ctlr->nic+Lmw;
  675. * ga620lmw(ctlr, Sr, nil, sizeof(Sbd)*Nsr);
  676. * ctlr->gib->srcb.addr.lo = Sr;
  677. * There is nowhere in the Sbd to hold the Block* associated
  678. * with this entry so an external array must be kept.
  679. */
  680. ctlr->sr = malign(sizeof(Sbd)*Nsr);
  681. sethost64(&ctlr->gib->srcb.addr, ctlr->sr);
  682. if(ctlr->hardwarecksum)
  683. flags = TcpUdpCksum|NoPseudoHdrCksum|HostRing;
  684. else
  685. flags = HostRing;
  686. if(ctlr->coalupdateonly)
  687. flags |= CoalUpdateOnly;
  688. ctlr->gib->srcb.control = (Nsr<<16)|flags;
  689. sethost64(&ctlr->gib->scp, ctlr->sci);
  690. csr32w(ctlr, Spi, 0);
  691. ctlr->srb = malloc(sizeof(Block*)*Nsr);
  692. /*
  693. * Receive Standard Ring.
  694. */
  695. ctlr->rsr = malign(sizeof(Rbd)*Nrsr);
  696. sethost64(&ctlr->gib->rsrcb.addr, ctlr->rsr);
  697. if(ctlr->hardwarecksum)
  698. flags = TcpUdpCksum|NoPseudoHdrCksum;
  699. else
  700. flags = 0;
  701. ctlr->gib->rsrcb.control = ((ETHERMAXTU+4)<<16)|flags;
  702. csr32w(ctlr, Rspi, 0);
  703. /*
  704. * Jumbo and Mini Rings. Unused for now.
  705. */
  706. ctlr->gib->rjrcb.control = RingDisabled;
  707. ctlr->gib->rmrcb.control = RingDisabled;
  708. /*
  709. * Receive Return Ring.
  710. * This is located in host memory. Allocate the ring,
  711. * tell the NIC where it is and initialise the indices.
  712. */
  713. ctlr->rrr = malign(sizeof(Rbd)*Nrrr);
  714. sethost64(&ctlr->gib->rrrcb.addr, ctlr->rrr);
  715. ctlr->gib->rrrcb.control = (Nrrr<<16)|0;
  716. sethost64(&ctlr->gib->rrrpp, ctlr->rrrpi);
  717. ctlr->rrrci = 0;
  718. /*
  719. * Refresh Stats Pointer.
  720. * For now just point it at the existing statistics block.
  721. */
  722. sethost64(&ctlr->gib->rsp, ctlr->gib->statistics);
  723. /*
  724. * DMA configuration.
  725. * Use the recommended values.
  726. */
  727. csr32w(ctlr, DMArc, 0x80);
  728. csr32w(ctlr, DMAwc, 0x80);
  729. /*
  730. * Transmit Buffer Ratio.
  731. * Set to 1/3 of available buffer space (units are 1/64ths)
  732. * if using Jumbo packets, ~64KB otherwise (assume 1MB on NIC).
  733. */
  734. if(NrjrHI > 0 || Nsr > 128)
  735. csr32w(ctlr, Tbr, 64/3);
  736. else
  737. csr32w(ctlr, Tbr, 4);
  738. /*
  739. * Tuneable parameters.
  740. * These defaults are based on the tuning hints in the Alteon
  741. * Host/NIC Software Interface Definition and example software.
  742. */
  743. ctlr->rct = 1/*100*/;
  744. csr32w(ctlr, Rct, ctlr->rct);
  745. ctlr->sct = 0;
  746. csr32w(ctlr, Sct, ctlr->sct);
  747. ctlr->st = 1000000;
  748. csr32w(ctlr, St, ctlr->st);
  749. ctlr->smcbd = Nsr/4;
  750. csr32w(ctlr, SmcBD, ctlr->smcbd);
  751. ctlr->rmcbd = 4/*6*/;
  752. csr32w(ctlr, RmcBD, ctlr->rmcbd);
  753. /*
  754. * Enable DMA Assist Logic.
  755. */
  756. csr = csr32r(ctlr, DMAas) & ~0x03;
  757. csr32w(ctlr, DMAas, csr|0x01);
  758. /*
  759. * Link negotiation.
  760. * The bits are set here but the NIC must be given a command
  761. * once it is running to set negotiation in motion.
  762. */
  763. csr32w(ctlr, Gln, Le|Lean|Lofc|Lfd|L1000MB|Lpref);
  764. csr32w(ctlr, Fln, Le|Lean|Lhd|Lfd|L100MB|L10MB);
  765. /*
  766. * A unique index for this controller and the maximum packet
  767. * length expected.
  768. * For now only standard packets are expected.
  769. */
  770. csr32w(ctlr, Ifx, 1);
  771. csr32w(ctlr, IfMTU, ETHERMAXTU+4);
  772. /*
  773. * Enable Interrupts.
  774. * There are 3 ways to mask interrupts - a bit in the Mhc (which
  775. * is already cleared), the Mi register and the Hi mailbox.
  776. * Writing to the Hi mailbox has the side-effect of clearing the
  777. * PCI interrupt.
  778. */
  779. csr32w(ctlr, Mi, 0);
  780. csr32w(ctlr, Hi, 0);
  781. /*
  782. * Start the firmware.
  783. */
  784. csr32w(ctlr, CPUApc, tigon2FwStartAddr);
  785. csr = csr32r(ctlr, CPUAstate) & ~CPUhalt;
  786. csr32w(ctlr, CPUAstate, csr);
  787. return 0;
  788. }
  789. static int
  790. at24c32io(Ctlr* ctlr, char* op, int data)
  791. {
  792. char *lp, *p;
  793. int i, loop, mlc, r;
  794. mlc = csr32r(ctlr, Mlc);
  795. r = 0;
  796. loop = -1;
  797. lp = nil;
  798. for(p = op; *p != '\0'; p++){
  799. switch(*p){
  800. default:
  801. return -1;
  802. case ' ':
  803. continue;
  804. case ':': /* start of 8-bit loop */
  805. if(lp != nil)
  806. return -1;
  807. lp = p;
  808. loop = 7;
  809. continue;
  810. case ';': /* end of 8-bit loop */
  811. if(lp == nil)
  812. return -1;
  813. loop--;
  814. if(loop >= 0)
  815. p = lp;
  816. else
  817. lp = nil;
  818. continue;
  819. case 'C': /* assert clock */
  820. mlc |= EEclk;
  821. break;
  822. case 'c': /* deassert clock */
  823. mlc &= ~EEclk;
  824. break;
  825. case 'D': /* next bit in 'data' byte */
  826. if(loop < 0)
  827. return -1;
  828. if(data & (1<<loop))
  829. mlc |= EEdo;
  830. else
  831. mlc &= ~EEdo;
  832. break;
  833. case 'E': /* enable data output */
  834. mlc |= EEdoe;
  835. break;
  836. case 'e': /* disable data output */
  837. mlc &= ~EEdoe;
  838. break;
  839. case 'I': /* input bit */
  840. i = (csr32r(ctlr, Mlc) & EEdi) != 0;
  841. if(loop >= 0)
  842. r |= (i<<loop);
  843. else
  844. r = i;
  845. continue;
  846. case 'O': /* assert data output */
  847. mlc |= EEdo;
  848. break;
  849. case 'o': /* deassert data output */
  850. mlc &= ~EEdo;
  851. break;
  852. }
  853. csr32w(ctlr, Mlc, mlc);
  854. microdelay(1);
  855. }
  856. if(loop >= 0)
  857. return -1;
  858. return r;
  859. }
  860. static int
  861. at24c32r(Ctlr* ctlr, int addr)
  862. {
  863. int data;
  864. /*
  865. * Read a byte at address 'addr' from the Atmel AT24C32
  866. * Serial EEPROM. The 2-wire EEPROM access is controlled
  867. * by 4 bits in Mlc. See the AT24C32 datasheet for
  868. * protocol details.
  869. */
  870. /*
  871. * Start condition - a high to low transition of data
  872. * with the clock high must precede any other command.
  873. */
  874. at24c32io(ctlr, "OECoc", 0);
  875. /*
  876. * Perform a random read at 'addr'. A dummy byte
  877. * write sequence is performed to clock in the device
  878. * and data word addresses (0 and 'addr' respectively).
  879. */
  880. data = -1;
  881. if(at24c32io(ctlr, "oE :DCc; oeCIc", 0xA0) != 0)
  882. goto stop;
  883. if(at24c32io(ctlr, "oE :DCc; oeCIc", addr>>8) != 0)
  884. goto stop;
  885. if(at24c32io(ctlr, "oE :DCc; oeCIc", addr) != 0)
  886. goto stop;
  887. /*
  888. * Now send another start condition followed by a
  889. * request to read the device. The EEPROM responds
  890. * by clocking out the data.
  891. */
  892. at24c32io(ctlr, "OECoc", 0);
  893. if(at24c32io(ctlr, "oE :DCc; oeCIc", 0xA1) != 0)
  894. goto stop;
  895. data = at24c32io(ctlr, ":CIc;", 0xA1);
  896. stop:
  897. /*
  898. * Stop condition - a low to high transition of data
  899. * with the clock high is a stop condition. After a read
  900. * sequence, the stop command will place the EEPROM in
  901. * a standby power mode.
  902. */
  903. at24c32io(ctlr, "oECOc", 0);
  904. return data;
  905. }
  906. static int
  907. ga620detach(Ctlr* ctlr)
  908. {
  909. int timeo;
  910. /*
  911. * Hard reset (don't know which endian so catch both);
  912. * enable for little-endian mode;
  913. * wait for code to be loaded from serial EEPROM or flash;
  914. * make sure CPU A is halted.
  915. */
  916. csr32w(ctlr, Mhc, (Hr<<24)|Hr);
  917. csr32w(ctlr, Mhc, ((Eews|Ci)<<24)|(Eews|Ci));
  918. microdelay(1);
  919. for(timeo = 0; timeo < 500000; timeo++){
  920. if((csr32r(ctlr, CPUAstate) & (CPUhie|CPUrf)) == CPUhie)
  921. break;
  922. microdelay(1);
  923. }
  924. if((csr32r(ctlr, CPUAstate) & (CPUhie|CPUrf)) != CPUhie)
  925. return -1;
  926. csr32w(ctlr, CPUAstate, CPUhalt);
  927. /*
  928. * After reset, CPU B seems to be stuck in 'CPUrf'.
  929. * Worry about it later.
  930. */
  931. csr32w(ctlr, CPUBstate, CPUhalt);
  932. return 0;
  933. }
  934. static void
  935. ga620shutdown(Ether* ether)
  936. {
  937. print("ga620shutdown\n");
  938. ga620detach(ether->ctlr);
  939. }
  940. static int
  941. ga620reset(Ctlr* ctlr)
  942. {
  943. int cls, csr, i, r;
  944. if(ga620detach(ctlr) < 0)
  945. return -1;
  946. /*
  947. * Tigon 2 PCI NICs have 512KB SRAM per bank.
  948. * Clear out any lingering serial EEPROM state
  949. * bits.
  950. */
  951. csr = csr32r(ctlr, Mlc) & ~(EEdi|EEdo|EEdoe|EEclk|SRAMmask);
  952. csr32w(ctlr, Mlc, SRAM512|csr);
  953. csr = csr32r(ctlr, Mc);
  954. csr32w(ctlr, Mc, SyncSRAM|csr);
  955. /*
  956. * Initialise PCI State register.
  957. * If PCI Write-and-Invalidate is enabled set the max write DMA
  958. * value to the host cache-line size (32 on Pentium or later).
  959. */
  960. csr = csr32r(ctlr, Ps) & (PCI32|PCI66);
  961. csr |= PCIwcmd|PCIrcmd|PCImrm;
  962. if(ctlr->pcidev->pcr & 0x0010){
  963. cls = pcicfgr8(ctlr->pcidev, PciCLS) * 4;
  964. if(cls != 32)
  965. pcicfgw8(ctlr->pcidev, PciCLS, 32/4);
  966. csr |= PCIwm32;
  967. }
  968. csr32w(ctlr, Ps, csr);
  969. /*
  970. * Operating Mode.
  971. */
  972. csr32w(ctlr, Om, Fatal|NoJFrag|BswapDMA|WswapBD);
  973. /*
  974. * Snarf the MAC address from the serial EEPROM.
  975. */
  976. for(i = 0; i < Eaddrlen; i++){
  977. if((r = at24c32r(ctlr, 0x8E+i)) == -1)
  978. return -1;
  979. ctlr->ea[i] = r;
  980. }
  981. /*
  982. * Load the firmware.
  983. */
  984. ga620lmw(ctlr, tigon2FwTextAddr, tigon2FwText, tigon2FwTextLen);
  985. ga620lmw(ctlr, tigon2FwRodataAddr, tigon2FwRodata, tigon2FwRodataLen);
  986. ga620lmw(ctlr, tigon2FwDataAddr, tigon2FwData, tigon2FwDataLen);
  987. ga620lmw(ctlr, tigon2FwSbssAddr, nil, tigon2FwSbssLen);
  988. ga620lmw(ctlr, tigon2FwBssAddr, nil, tigon2FwBssLen);
  989. return 0;
  990. }
  991. static void
  992. ga620pci(void)
  993. {
  994. void *mem;
  995. Pcidev *p;
  996. Ctlr *ctlr;
  997. p = nil;
  998. while(p = pcimatch(p, 0, 0)){
  999. if(p->ccrb != 0x02 || p->ccru != 0)
  1000. continue;
  1001. switch((p->did<<16)|p->vid){
  1002. default:
  1003. continue;
  1004. case (0x620A<<16)|0x1385: /* Netgear GA620 */
  1005. case (0x630A<<16)|0x1385: /* Netgear GA620T */
  1006. case (0x0001<<16)|0x12AE: /* Alteon Acenic fiber
  1007. * and DEC DEGPA-SA */
  1008. case (0x0002<<16)|0x12AE: /* Alteon Acenic copper */
  1009. case (0x0009<<16)|0x10A9: /* SGI Acenic */
  1010. break;
  1011. }
  1012. mem = vmap(p->mem[0].bar & ~0x0F, p->mem[0].size);
  1013. if(mem == 0){
  1014. print("ga620: can't map %8.8luX\n", p->mem[0].bar);
  1015. continue;
  1016. }
  1017. ctlr = malloc(sizeof(Ctlr));
  1018. ctlr->port = p->mem[0].bar & ~0x0F;
  1019. ctlr->pcidev = p;
  1020. ctlr->id = (p->did<<16)|p->vid;
  1021. ctlr->nic = mem;
  1022. if(ga620reset(ctlr)){
  1023. free(ctlr);
  1024. continue;
  1025. }
  1026. if(ctlrhead != nil)
  1027. ctlrtail->next = ctlr;
  1028. else
  1029. ctlrhead = ctlr;
  1030. ctlrtail = ctlr;
  1031. }
  1032. }
  1033. /* multicast may already be on, so we don't need to do anything */
  1034. static void
  1035. ga620multicast(void*, uchar*, int)
  1036. {
  1037. }
  1038. static int
  1039. ga620pnp(Ether* edev)
  1040. {
  1041. Ctlr *ctlr;
  1042. uchar ea[Eaddrlen];
  1043. if(ctlrhead == nil)
  1044. ga620pci();
  1045. /*
  1046. * Any adapter matches if no edev->port is supplied,
  1047. * otherwise the ports must match.
  1048. */
  1049. for(ctlr = ctlrhead; ctlr != nil; ctlr = ctlr->next){
  1050. if(ctlr->active)
  1051. continue;
  1052. if(edev->port == 0 || edev->port == ctlr->port){
  1053. ctlr->active = 1;
  1054. break;
  1055. }
  1056. }
  1057. if(ctlr == nil)
  1058. return -1;
  1059. edev->ctlr = ctlr;
  1060. edev->port = ctlr->port;
  1061. edev->irq = ctlr->pcidev->intl;
  1062. edev->tbdf = ctlr->pcidev->tbdf;
  1063. edev->mbps = 1000; /* placeholder */
  1064. /*
  1065. * Check if the adapter's station address is to be overridden.
  1066. * If not, read it from the EEPROM and set in ether->ea prior to
  1067. * loading the station address in the hardware.
  1068. */
  1069. memset(ea, 0, Eaddrlen);
  1070. if(memcmp(ea, edev->ea, Eaddrlen) == 0)
  1071. memmove(edev->ea, ctlr->ea, Eaddrlen);
  1072. ga620init(edev);
  1073. /*
  1074. * Linkage to the generic ethernet driver.
  1075. */
  1076. edev->attach = ga620attach;
  1077. edev->transmit = ga620transmit;
  1078. edev->interrupt = ga620interrupt;
  1079. edev->ifstat = ga620ifstat;
  1080. edev->ctl = ga620ctl;
  1081. edev->arg = edev;
  1082. edev->promiscuous = nil;
  1083. edev->multicast = ga620multicast;
  1084. edev->shutdown = ga620shutdown;
  1085. return 0;
  1086. }
  1087. void
  1088. etherga620link(void)
  1089. {
  1090. addethercard("GA620", ga620pnp);
  1091. }