123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292 |
- From 4904337fe34fa7fc529d6f4d9ee8b96fe7db310a Mon Sep 17 00:00:00 2001
- From: Corentin Labbe <clabbe.montjoie@gmail.com>
- Date: Tue, 31 Oct 2017 09:19:12 +0100
- Subject: [PATCH] ARM: dts: sunxi: Restore EMAC changes (boards)
- The original dwmac-sun8i DT bindings have some issue on how to handle
- integrated PHY and was reverted in last RC of 4.13.
- But now we have a solution so we need to get back that was reverted.
- This patch restore all boards DT about dwmac-sun8i
- This reverts partially commit fe45174b72ae ("arm: dts: sunxi: Revert EMAC changes")
- Signed-off-by: Corentin Labbe <clabbe.montjoie@gmail.com>
- Acked-by: Florian Fainelli <f.fainelli@gmail.com>
- Signed-off-by: Maxime Ripard <maxime.ripard@free-electrons.com>
- ---
- arch/arm/boot/dts/sun8i-h2-plus-orangepi-zero.dts | 9 +++++++
- arch/arm/boot/dts/sun8i-h3-bananapi-m2-plus.dts | 19 +++++++++++++++
- arch/arm/boot/dts/sun8i-h3-nanopi-m1-plus.dts | 29 +++++++++++++++++++++++
- arch/arm/boot/dts/sun8i-h3-nanopi-neo.dts | 7 ++++++
- arch/arm/boot/dts/sun8i-h3-orangepi-2.dts | 8 +++++++
- arch/arm/boot/dts/sun8i-h3-orangepi-one.dts | 8 +++++++
- arch/arm/boot/dts/sun8i-h3-orangepi-pc-plus.dts | 5 ++++
- arch/arm/boot/dts/sun8i-h3-orangepi-pc.dts | 8 +++++++
- arch/arm/boot/dts/sun8i-h3-orangepi-plus.dts | 22 +++++++++++++++++
- arch/arm/boot/dts/sun8i-h3-orangepi-plus2e.dts | 16 +++++++++++++
- 10 files changed, 131 insertions(+)
- --- a/arch/arm/boot/dts/sun8i-h2-plus-orangepi-zero.dts
- +++ b/arch/arm/boot/dts/sun8i-h2-plus-orangepi-zero.dts
- @@ -56,6 +56,8 @@
-
- aliases {
- serial0 = &uart0;
- + /* ethernet0 is the H3 emac, defined in sun8i-h3.dtsi */
- + ethernet0 = &emac;
- ethernet1 = &xr819;
- };
-
- @@ -102,6 +104,13 @@
- status = "okay";
- };
-
- +&emac {
- + phy-handle = <&int_mii_phy>;
- + phy-mode = "mii";
- + allwinner,leds-active-low;
- + status = "okay";
- +};
- +
- &mmc0 {
- pinctrl-names = "default";
- pinctrl-0 = <&mmc0_pins_a>;
- --- a/arch/arm/boot/dts/sun8i-h3-bananapi-m2-plus.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-bananapi-m2-plus.dts
- @@ -52,6 +52,7 @@
- compatible = "sinovoip,bpi-m2-plus", "allwinner,sun8i-h3";
-
- aliases {
- + ethernet0 = &emac;
- serial0 = &uart0;
- serial1 = &uart1;
- };
- @@ -114,6 +115,24 @@
- status = "okay";
- };
-
- +&emac {
- + pinctrl-names = "default";
- + pinctrl-0 = <&emac_rgmii_pins>;
- + phy-supply = <®_gmac_3v3>;
- + phy-handle = <&ext_rgmii_phy>;
- + phy-mode = "rgmii";
- +
- + allwinner,leds-active-low;
- + status = "okay";
- +};
- +
- +&external_mdio {
- + ext_rgmii_phy: ethernet-phy@1 {
- + compatible = "ethernet-phy-ieee802.3-c22";
- + reg = <0>;
- + };
- +};
- +
- &ir {
- pinctrl-names = "default";
- pinctrl-0 = <&ir_pins_a>;
- --- a/arch/arm/boot/dts/sun8i-h3-nanopi-m1-plus.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-nanopi-m1-plus.dts
- @@ -45,6 +45,16 @@
- / {
- model = "FriendlyArm NanoPi M1 Plus";
- compatible = "friendlyarm,nanopi-m1-plus", "allwinner,sun8i-h3";
- +
- + reg_gmac_3v3: gmac-3v3 {
- + compatible = "regulator-fixed";
- + regulator-name = "gmac-3v3";
- + regulator-min-microvolt = <3300000>;
- + regulator-max-microvolt = <3300000>;
- + startup-delay-us = <100000>;
- + enable-active-high;
- + gpio = <&pio 3 6 GPIO_ACTIVE_HIGH>;
- + };
- };
-
- &ehci1 {
- @@ -55,6 +65,25 @@
- status = "okay";
- };
-
- +&emac {
- + pinctrl-names = "default";
- + pinctrl-0 = <&emac_rgmii_pins>;
- + phy-supply = <®_gmac_3v3>;
- + phy-handle = <&ext_rgmii_phy>;
- + phy-mode = "rgmii";
- +
- + allwinner,leds-active-low;
- +
- + status = "okay";
- +};
- +
- +&external_mdio {
- + ext_rgmii_phy: ethernet-phy@1 {
- + compatible = "ethernet-phy-ieee802.3-c22";
- + reg = <7>;
- + };
- +};
- +
- &ohci1 {
- status = "okay";
- };
- --- a/arch/arm/boot/dts/sun8i-h3-nanopi-neo.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-nanopi-neo.dts
- @@ -46,3 +46,10 @@
- model = "FriendlyARM NanoPi NEO";
- compatible = "friendlyarm,nanopi-neo", "allwinner,sun8i-h3";
- };
- +
- +&emac {
- + phy-handle = <&int_mii_phy>;
- + phy-mode = "mii";
- + allwinner,leds-active-low;
- + status = "okay";
- +};
- --- a/arch/arm/boot/dts/sun8i-h3-orangepi-2.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-orangepi-2.dts
- @@ -54,6 +54,7 @@
- aliases {
- serial0 = &uart0;
- /* ethernet0 is the H3 emac, defined in sun8i-h3.dtsi */
- + ethernet0 = &emac;
- ethernet1 = &rtl8189;
- };
-
- @@ -117,6 +118,13 @@
- status = "okay";
- };
-
- +&emac {
- + phy-handle = <&int_mii_phy>;
- + phy-mode = "mii";
- + allwinner,leds-active-low;
- + status = "okay";
- +};
- +
- &ir {
- pinctrl-names = "default";
- pinctrl-0 = <&ir_pins_a>;
- --- a/arch/arm/boot/dts/sun8i-h3-orangepi-one.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-orangepi-one.dts
- @@ -52,6 +52,7 @@
- compatible = "xunlong,orangepi-one", "allwinner,sun8i-h3";
-
- aliases {
- + ethernet0 = &emac;
- serial0 = &uart0;
- };
-
- @@ -97,6 +98,13 @@
- status = "okay";
- };
-
- +&emac {
- + phy-handle = <&int_mii_phy>;
- + phy-mode = "mii";
- + allwinner,leds-active-low;
- + status = "okay";
- +};
- +
- &mmc0 {
- pinctrl-names = "default";
- pinctrl-0 = <&mmc0_pins_a>, <&mmc0_cd_pin>;
- --- a/arch/arm/boot/dts/sun8i-h3-orangepi-pc-plus.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-orangepi-pc-plus.dts
- @@ -53,6 +53,11 @@
- };
- };
-
- +&emac {
- + /* LEDs changed to active high on the plus */
- + /delete-property/ allwinner,leds-active-low;
- +};
- +
- &mmc1 {
- pinctrl-names = "default";
- pinctrl-0 = <&mmc1_pins_a>;
- --- a/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-orangepi-pc.dts
- @@ -52,6 +52,7 @@
- compatible = "xunlong,orangepi-pc", "allwinner,sun8i-h3";
-
- aliases {
- + ethernet0 = &emac;
- serial0 = &uart0;
- };
-
- @@ -113,6 +114,13 @@
- status = "okay";
- };
-
- +&emac {
- + phy-handle = <&int_mii_phy>;
- + phy-mode = "mii";
- + allwinner,leds-active-low;
- + status = "okay";
- +};
- +
- &ir {
- pinctrl-names = "default";
- pinctrl-0 = <&ir_pins_a>;
- --- a/arch/arm/boot/dts/sun8i-h3-orangepi-plus.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-orangepi-plus.dts
- @@ -47,6 +47,10 @@
- model = "Xunlong Orange Pi Plus / Plus 2";
- compatible = "xunlong,orangepi-plus", "allwinner,sun8i-h3";
-
- + aliases {
- + ethernet0 = &emac;
- + };
- +
- reg_gmac_3v3: gmac-3v3 {
- compatible = "regulator-fixed";
- regulator-name = "gmac-3v3";
- @@ -74,6 +78,24 @@
- status = "okay";
- };
-
- +&emac {
- + pinctrl-names = "default";
- + pinctrl-0 = <&emac_rgmii_pins>;
- + phy-supply = <®_gmac_3v3>;
- + phy-handle = <&ext_rgmii_phy>;
- + phy-mode = "rgmii";
- +
- + allwinner,leds-active-low;
- + status = "okay";
- +};
- +
- +&external_mdio {
- + ext_rgmii_phy: ethernet-phy@1 {
- + compatible = "ethernet-phy-ieee802.3-c22";
- + reg = <0>;
- + };
- +};
- +
- &mmc2 {
- pinctrl-names = "default";
- pinctrl-0 = <&mmc2_8bit_pins>;
- --- a/arch/arm/boot/dts/sun8i-h3-orangepi-plus2e.dts
- +++ b/arch/arm/boot/dts/sun8i-h3-orangepi-plus2e.dts
- @@ -61,3 +61,19 @@
- gpio = <&pio 3 6 GPIO_ACTIVE_HIGH>; /* PD6 */
- };
- };
- +
- +&emac {
- + pinctrl-names = "default";
- + pinctrl-0 = <&emac_rgmii_pins>;
- + phy-supply = <®_gmac_3v3>;
- + phy-handle = <&ext_rgmii_phy>;
- + phy-mode = "rgmii";
- + status = "okay";
- +};
- +
- +&external_mdio {
- + ext_rgmii_phy: ethernet-phy@1 {
- + compatible = "ethernet-phy-ieee802.3-c22";
- + reg = <1>;
- + };
- +};
|