1
0

apic-defs.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. #ifndef _ASM_X86_APICDEF_H
  2. #define _ASM_X86_APICDEF_H
  3. /*
  4. * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
  5. *
  6. * Alan Cox <Alan.Cox@linux.org>, 1995.
  7. * Ingo Molnar <mingo@redhat.com>, 1999, 2000
  8. */
  9. #define APIC_DEFAULT_PHYS_BASE 0xfee00000
  10. #define APIC_BSP (1UL << 8)
  11. #define APIC_EXTD (1UL << 10)
  12. #define APIC_EN (1UL << 11)
  13. #define APIC_ID 0x20
  14. #define APIC_LVR 0x30
  15. #define APIC_LVR_MASK 0xFF00FF
  16. #define GET_APIC_VERSION(x) ((x) & 0xFFu)
  17. #define GET_APIC_MAXLVT(x) (((x) >> 16) & 0xFFu)
  18. #ifdef CONFIG_X86_32
  19. # define APIC_INTEGRATED(x) ((x) & 0xF0u)
  20. #else
  21. # define APIC_INTEGRATED(x) (1)
  22. #endif
  23. #define APIC_XAPIC(x) ((x) >= 0x14)
  24. #define APIC_TASKPRI 0x80
  25. #define APIC_TPRI_MASK 0xFFu
  26. #define APIC_ARBPRI 0x90
  27. #define APIC_ARBPRI_MASK 0xFFu
  28. #define APIC_PROCPRI 0xA0
  29. #define APIC_EOI 0xB0
  30. #define APIC_EIO_ACK 0x0
  31. #define APIC_RRR 0xC0
  32. #define APIC_LDR 0xD0
  33. #define APIC_LDR_MASK (0xFFu << 24)
  34. #define GET_APIC_LOGICAL_ID(x) (((x) >> 24) & 0xFFu)
  35. #define SET_APIC_LOGICAL_ID(x) (((x) << 24))
  36. #define APIC_ALL_CPUS 0xFFu
  37. #define APIC_DFR 0xE0
  38. #define APIC_DFR_CLUSTER 0x0FFFFFFFul
  39. #define APIC_DFR_FLAT 0xFFFFFFFFul
  40. #define APIC_SPIV 0xF0
  41. #define APIC_SPIV_FOCUS_DISABLED (1 << 9)
  42. #define APIC_SPIV_APIC_ENABLED (1 << 8)
  43. #define APIC_ISR 0x100
  44. #define APIC_ISR_NR 0x8 /* Number of 32 bit ISR registers. */
  45. #define APIC_TMR 0x180
  46. #define APIC_IRR 0x200
  47. #define APIC_ESR 0x280
  48. #define APIC_ESR_SEND_CS 0x00001
  49. #define APIC_ESR_RECV_CS 0x00002
  50. #define APIC_ESR_SEND_ACC 0x00004
  51. #define APIC_ESR_RECV_ACC 0x00008
  52. #define APIC_ESR_SENDILL 0x00020
  53. #define APIC_ESR_RECVILL 0x00040
  54. #define APIC_ESR_ILLREGA 0x00080
  55. #define APIC_ICR 0x300
  56. #define APIC_DEST_SELF 0x40000
  57. #define APIC_DEST_ALLINC 0x80000
  58. #define APIC_DEST_ALLBUT 0xC0000
  59. #define APIC_ICR_RR_MASK 0x30000
  60. #define APIC_ICR_RR_INVALID 0x00000
  61. #define APIC_ICR_RR_INPROG 0x10000
  62. #define APIC_ICR_RR_VALID 0x20000
  63. #define APIC_INT_LEVELTRIG 0x08000
  64. #define APIC_INT_ASSERT 0x04000
  65. #define APIC_ICR_BUSY 0x01000
  66. #define APIC_DEST_LOGICAL 0x00800
  67. #define APIC_DEST_PHYSICAL 0x00000
  68. #define APIC_DM_FIXED 0x00000
  69. #define APIC_DM_LOWEST 0x00100
  70. #define APIC_DM_SMI 0x00200
  71. #define APIC_DM_REMRD 0x00300
  72. #define APIC_DM_NMI 0x00400
  73. #define APIC_DM_INIT 0x00500
  74. #define APIC_DM_STARTUP 0x00600
  75. #define APIC_DM_EXTINT 0x00700
  76. #define APIC_VECTOR_MASK 0x000FF
  77. #define APIC_ICR2 0x310
  78. #define GET_APIC_DEST_FIELD(x) (((x) >> 24) & 0xFF)
  79. #define SET_APIC_DEST_FIELD(x) ((x) << 24)
  80. #define APIC_LVTT 0x320
  81. #define APIC_LVTTHMR 0x330
  82. #define APIC_LVTPC 0x340
  83. #define APIC_LVT0 0x350
  84. #define APIC_LVT_TIMER_BASE_MASK (0x3 << 18)
  85. #define GET_APIC_TIMER_BASE(x) (((x) >> 18) & 0x3)
  86. #define SET_APIC_TIMER_BASE(x) (((x) << 18))
  87. #define APIC_TIMER_BASE_CLKIN 0x0
  88. #define APIC_TIMER_BASE_TMBASE 0x1
  89. #define APIC_TIMER_BASE_DIV 0x2
  90. #define APIC_LVT_TIMER_ONESHOT (0 << 17)
  91. #define APIC_LVT_TIMER_PERIODIC (1 << 17)
  92. #define APIC_LVT_TIMER_TSCDEADLINE (2 << 17)
  93. #define APIC_LVT_MASKED (1 << 16)
  94. #define APIC_LVT_LEVEL_TRIGGER (1 << 15)
  95. #define APIC_LVT_REMOTE_IRR (1 << 14)
  96. #define APIC_INPUT_POLARITY (1 << 13)
  97. #define APIC_SEND_PENDING (1 << 12)
  98. #define APIC_MODE_MASK 0x700
  99. #define GET_APIC_DELIVERY_MODE(x) (((x) >> 8) & 0x7)
  100. #define SET_APIC_DELIVERY_MODE(x, y) (((x) & ~0x700) | ((y) << 8))
  101. #define APIC_MODE_FIXED 0x0
  102. #define APIC_MODE_NMI 0x4
  103. #define APIC_MODE_EXTINT 0x7
  104. #define APIC_LVT1 0x360
  105. #define APIC_LVTERR 0x370
  106. #define APIC_TMICT 0x380
  107. #define APIC_TMCCT 0x390
  108. #define APIC_TDCR 0x3E0
  109. #define APIC_SELF_IPI 0x3F0
  110. #define APIC_TDR_DIV_TMBASE (1 << 2)
  111. #define APIC_TDR_DIV_1 0xB
  112. #define APIC_TDR_DIV_2 0x0
  113. #define APIC_TDR_DIV_4 0x1
  114. #define APIC_TDR_DIV_8 0x2
  115. #define APIC_TDR_DIV_16 0x3
  116. #define APIC_TDR_DIV_32 0x8
  117. #define APIC_TDR_DIV_64 0x9
  118. #define APIC_TDR_DIV_128 0xA
  119. #define APIC_EILVT0 0x500
  120. #define APIC_EILVT_NR_AMD_K8 1 /* # of extended interrupts */
  121. #define APIC_EILVT_NR_AMD_10H 4
  122. #define APIC_EILVT_LVTOFF(x) (((x) >> 4) & 0xF)
  123. #define APIC_EILVT_MSG_FIX 0x0
  124. #define APIC_EILVT_MSG_SMI 0x2
  125. #define APIC_EILVT_MSG_NMI 0x4
  126. #define APIC_EILVT_MSG_EXT 0x7
  127. #define APIC_EILVT_MASKED (1 << 16)
  128. #define APIC_EILVT1 0x510
  129. #define APIC_EILVT2 0x520
  130. #define APIC_EILVT3 0x530
  131. #define APIC_BASE_MSR 0x800
  132. #endif /* _ASM_X86_APICDEF_H */