mach-archer-c7.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * TP-LINK Archer C5/C7/TL-WDR4900 v2 board support
  3. *
  4. * Copyright (c) 2013 Gabor Juhos <juhosg@openwrt.org>
  5. * Copyright (c) 2014 施康成 <tenninjas@tenninjas.ca>
  6. * Copyright (c) 2014 Imre Kaloz <kaloz@openwrt.org>
  7. *
  8. * Based on the Qualcomm Atheros AP135/AP136 reference board support code
  9. * Copyright (c) 2012 Qualcomm Atheros
  10. *
  11. * Permission to use, copy, modify, and/or distribute this software for any
  12. * purpose with or without fee is hereby granted, provided that the above
  13. * copyright notice and this permission notice appear in all copies.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  16. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  18. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  19. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  20. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  21. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  22. *
  23. */
  24. #include <linux/pci.h>
  25. #include <linux/phy.h>
  26. #include <linux/gpio.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/ath9k_platform.h>
  29. #include <linux/ar8216_platform.h>
  30. #include <asm/mach-ath79/ar71xx_regs.h>
  31. #include "common.h"
  32. #include "dev-ap9x-pci.h"
  33. #include "dev-eth.h"
  34. #include "dev-gpio-buttons.h"
  35. #include "dev-leds-gpio.h"
  36. #include "dev-m25p80.h"
  37. #include "dev-spi.h"
  38. #include "dev-usb.h"
  39. #include "dev-wmac.h"
  40. #include "machtypes.h"
  41. #include "pci.h"
  42. #define ARCHER_C7_GPIO_LED_WLAN2G 12
  43. #define ARCHER_C7_GPIO_LED_SYSTEM 14
  44. #define ARCHER_C7_GPIO_LED_QSS 15
  45. #define ARCHER_C7_GPIO_LED_WLAN5G 17
  46. #define ARCHER_C7_GPIO_LED_USB1 18
  47. #define ARCHER_C7_GPIO_LED_USB2 19
  48. #define ARCHER_C7_GPIO_BTN_RFKILL 13
  49. #define ARCHER_C7_V2_GPIO_BTN_RFKILL 23
  50. #define ARCHER_C7_GPIO_BTN_RESET 16
  51. #define ARCHER_C7_GPIO_USB1_POWER 22
  52. #define ARCHER_C7_GPIO_USB2_POWER 21
  53. #define ARCHER_C7_KEYS_POLL_INTERVAL 20 /* msecs */
  54. #define ARCHER_C7_KEYS_DEBOUNCE_INTERVAL (3 * ARCHER_C7_KEYS_POLL_INTERVAL)
  55. #define ARCHER_C7_WMAC_CALDATA_OFFSET 0x1000
  56. #define ARCHER_C7_PCIE_CALDATA_OFFSET 0x5000
  57. static const char *archer_c7_part_probes[] = {
  58. "tp-link",
  59. NULL,
  60. };
  61. static struct flash_platform_data archer_c7_flash_data = {
  62. .part_probes = archer_c7_part_probes,
  63. };
  64. static struct gpio_led archer_c7_leds_gpio[] __initdata = {
  65. {
  66. .name = "tp-link:blue:qss",
  67. .gpio = ARCHER_C7_GPIO_LED_QSS,
  68. .active_low = 1,
  69. },
  70. {
  71. .name = "tp-link:blue:system",
  72. .gpio = ARCHER_C7_GPIO_LED_SYSTEM,
  73. .active_low = 1,
  74. },
  75. {
  76. .name = "tp-link:blue:wlan2g",
  77. .gpio = ARCHER_C7_GPIO_LED_WLAN2G,
  78. .active_low = 1,
  79. },
  80. {
  81. .name = "tp-link:blue:wlan5g",
  82. .gpio = ARCHER_C7_GPIO_LED_WLAN5G,
  83. .active_low = 1,
  84. },
  85. {
  86. .name = "tp-link:green:usb1",
  87. .gpio = ARCHER_C7_GPIO_LED_USB1,
  88. .active_low = 1,
  89. },
  90. {
  91. .name = "tp-link:green:usb2",
  92. .gpio = ARCHER_C7_GPIO_LED_USB2,
  93. .active_low = 1,
  94. },
  95. };
  96. static struct gpio_keys_button archer_c7_gpio_keys[] __initdata = {
  97. {
  98. .desc = "Reset button",
  99. .type = EV_KEY,
  100. .code = KEY_WPS_BUTTON,
  101. .debounce_interval = ARCHER_C7_KEYS_DEBOUNCE_INTERVAL,
  102. .gpio = ARCHER_C7_GPIO_BTN_RESET,
  103. .active_low = 1,
  104. },
  105. {
  106. .desc = "RFKILL switch",
  107. .type = EV_SW,
  108. .code = KEY_RFKILL,
  109. .debounce_interval = ARCHER_C7_KEYS_DEBOUNCE_INTERVAL,
  110. .gpio = ARCHER_C7_GPIO_BTN_RFKILL,
  111. },
  112. };
  113. static struct gpio_keys_button archer_c7_v2_gpio_keys[] __initdata = {
  114. {
  115. .desc = "Reset button",
  116. .type = EV_KEY,
  117. .code = KEY_WPS_BUTTON,
  118. .debounce_interval = ARCHER_C7_KEYS_DEBOUNCE_INTERVAL,
  119. .gpio = ARCHER_C7_GPIO_BTN_RESET,
  120. .active_low = 1,
  121. },
  122. {
  123. .desc = "RFKILL switch",
  124. .type = EV_SW,
  125. .code = KEY_RFKILL,
  126. .debounce_interval = ARCHER_C7_KEYS_DEBOUNCE_INTERVAL,
  127. .gpio = ARCHER_C7_V2_GPIO_BTN_RFKILL,
  128. },
  129. };
  130. static const struct ar8327_led_info archer_c7_leds_ar8327[] __initconst = {
  131. AR8327_LED_INFO(PHY0_0, HW, "tp-link:blue:wan"),
  132. AR8327_LED_INFO(PHY1_0, HW, "tp-link:blue:lan1"),
  133. AR8327_LED_INFO(PHY2_0, HW, "tp-link:blue:lan2"),
  134. AR8327_LED_INFO(PHY3_0, HW, "tp-link:blue:lan3"),
  135. AR8327_LED_INFO(PHY4_0, HW, "tp-link:blue:lan4"),
  136. };
  137. /* GMAC0 of the AR8327 switch is connected to the QCA9558 SoC via SGMII */
  138. static struct ar8327_pad_cfg archer_c7_ar8327_pad0_cfg = {
  139. .mode = AR8327_PAD_MAC_SGMII,
  140. .sgmii_delay_en = true,
  141. };
  142. /* GMAC6 of the AR8327 switch is connected to the QCA9558 SoC via RGMII */
  143. static struct ar8327_pad_cfg archer_c7_ar8327_pad6_cfg = {
  144. .mode = AR8327_PAD_MAC_RGMII,
  145. .txclk_delay_en = true,
  146. .rxclk_delay_en = true,
  147. .txclk_delay_sel = AR8327_CLK_DELAY_SEL1,
  148. .rxclk_delay_sel = AR8327_CLK_DELAY_SEL2,
  149. };
  150. static struct ar8327_led_cfg archer_c7_ar8327_led_cfg = {
  151. .led_ctrl0 = 0xc737c737,
  152. .led_ctrl1 = 0x00000000,
  153. .led_ctrl2 = 0x00000000,
  154. .led_ctrl3 = 0x0030c300,
  155. .open_drain = false,
  156. };
  157. static struct ar8327_platform_data archer_c7_ar8327_data = {
  158. .pad0_cfg = &archer_c7_ar8327_pad0_cfg,
  159. .pad6_cfg = &archer_c7_ar8327_pad6_cfg,
  160. .port0_cfg = {
  161. .force_link = 1,
  162. .speed = AR8327_PORT_SPEED_1000,
  163. .duplex = 1,
  164. .txpause = 1,
  165. .rxpause = 1,
  166. },
  167. .port6_cfg = {
  168. .force_link = 1,
  169. .speed = AR8327_PORT_SPEED_1000,
  170. .duplex = 1,
  171. .txpause = 1,
  172. .rxpause = 1,
  173. },
  174. .led_cfg = &archer_c7_ar8327_led_cfg,
  175. .num_leds = ARRAY_SIZE(archer_c7_leds_ar8327),
  176. .leds = archer_c7_leds_ar8327,
  177. };
  178. static struct mdio_board_info archer_c7_mdio0_info[] = {
  179. {
  180. .bus_id = "ag71xx-mdio.0",
  181. .phy_addr = 0,
  182. .platform_data = &archer_c7_ar8327_data,
  183. },
  184. };
  185. static void __init common_setup(bool pcie_slot)
  186. {
  187. u8 *mac = (u8 *) KSEG1ADDR(0x1f01fc00);
  188. u8 *art = (u8 *) KSEG1ADDR(0x1fff0000);
  189. u8 tmpmac[ETH_ALEN];
  190. ath79_register_m25p80(&archer_c7_flash_data);
  191. ath79_register_leds_gpio(-1, ARRAY_SIZE(archer_c7_leds_gpio),
  192. archer_c7_leds_gpio);
  193. ath79_init_mac(tmpmac, mac, -1);
  194. ath79_register_wmac(art + ARCHER_C7_WMAC_CALDATA_OFFSET, tmpmac);
  195. if (pcie_slot) {
  196. ath79_register_pci();
  197. } else {
  198. ath79_init_mac(tmpmac, mac, -1);
  199. ap9x_pci_setup_wmac_led_pin(0, 0);
  200. ap91_pci_init(art + ARCHER_C7_PCIE_CALDATA_OFFSET, tmpmac);
  201. }
  202. mdiobus_register_board_info(archer_c7_mdio0_info,
  203. ARRAY_SIZE(archer_c7_mdio0_info));
  204. ath79_register_mdio(0, 0x0);
  205. ath79_setup_qca955x_eth_cfg(QCA955X_ETH_CFG_RGMII_EN);
  206. /* GMAC0 is connected to the RMGII interface */
  207. ath79_eth0_data.phy_if_mode = PHY_INTERFACE_MODE_RGMII;
  208. ath79_eth0_data.phy_mask = BIT(0);
  209. ath79_eth0_data.mii_bus_dev = &ath79_mdio0_device.dev;
  210. ath79_eth0_pll_data.pll_1000 = 0x56000000;
  211. ath79_init_mac(ath79_eth0_data.mac_addr, mac, 1);
  212. ath79_register_eth(0);
  213. /* GMAC1 is connected to the SGMII interface */
  214. ath79_eth1_data.phy_if_mode = PHY_INTERFACE_MODE_SGMII;
  215. ath79_eth1_data.speed = SPEED_1000;
  216. ath79_eth1_data.duplex = DUPLEX_FULL;
  217. ath79_eth1_pll_data.pll_1000 = 0x03000101;
  218. ath79_init_mac(ath79_eth1_data.mac_addr, mac, 0);
  219. ath79_register_eth(1);
  220. gpio_request_one(ARCHER_C7_GPIO_USB1_POWER,
  221. GPIOF_OUT_INIT_HIGH | GPIOF_EXPORT_DIR_FIXED,
  222. "USB1 power");
  223. gpio_request_one(ARCHER_C7_GPIO_USB2_POWER,
  224. GPIOF_OUT_INIT_HIGH | GPIOF_EXPORT_DIR_FIXED,
  225. "USB2 power");
  226. ath79_register_usb();
  227. }
  228. static void __init archer_c5_setup(void)
  229. {
  230. ath79_register_gpio_keys_polled(-1, ARCHER_C7_KEYS_POLL_INTERVAL,
  231. ARRAY_SIZE(archer_c7_gpio_keys),
  232. archer_c7_gpio_keys);
  233. common_setup(true);
  234. }
  235. MIPS_MACHINE(ATH79_MACH_ARCHER_C5, "ARCHER-C5", "TP-LINK Archer C5",
  236. archer_c5_setup);
  237. static void __init archer_c7_setup(void)
  238. {
  239. ath79_register_gpio_keys_polled(-1, ARCHER_C7_KEYS_POLL_INTERVAL,
  240. ARRAY_SIZE(archer_c7_gpio_keys),
  241. archer_c7_gpio_keys);
  242. common_setup(true);
  243. }
  244. MIPS_MACHINE(ATH79_MACH_ARCHER_C7, "ARCHER-C7", "TP-LINK Archer C7",
  245. archer_c7_setup);
  246. static void __init archer_c7_v2_setup(void)
  247. {
  248. ath79_register_gpio_keys_polled(-1, ARCHER_C7_KEYS_POLL_INTERVAL,
  249. ARRAY_SIZE(archer_c7_v2_gpio_keys),
  250. archer_c7_v2_gpio_keys);
  251. common_setup(true);
  252. }
  253. MIPS_MACHINE(ATH79_MACH_ARCHER_C7_V2, "ARCHER-C7-V2", "TP-LINK Archer C7",
  254. archer_c7_v2_setup);
  255. static void __init tl_wdr4900_v2_setup(void)
  256. {
  257. ath79_register_gpio_keys_polled(-1, ARCHER_C7_KEYS_POLL_INTERVAL,
  258. ARRAY_SIZE(archer_c7_gpio_keys),
  259. archer_c7_gpio_keys);
  260. common_setup(false);
  261. }
  262. MIPS_MACHINE(ATH79_MACH_TL_WDR4900_V2, "TL-WDR4900-v2", "TP-LINK TL-WDR4900 v2",
  263. tl_wdr4900_v2_setup)