123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568 |
- From 03b83828e452418c18ba506e3e02b5deadbb53fa Mon Sep 17 00:00:00 2001
- From: Jens Kuske <jenskuske@gmail.com>
- Date: Tue, 27 Oct 2015 17:50:23 +0100
- Subject: [PATCH] pinctrl: sunxi: Add H3 PIO controller support
- The H3 uses the same pin controller as previous SoC's from Allwinner.
- Add support for the pins controlled by the main PIO controller.
- Signed-off-by: Jens Kuske <jenskuske@gmail.com>
- Acked-by: Maxime Ripard <maxime.ripard@free-electrons.com>
- ---
- .../bindings/pinctrl/allwinner,sunxi-pinctrl.txt | 1 +
- drivers/pinctrl/sunxi/Kconfig | 4 +
- drivers/pinctrl/sunxi/Makefile | 1 +
- drivers/pinctrl/sunxi/pinctrl-sun8i-h3.c | 516 +++++++++++++++++++++
- 4 files changed, 522 insertions(+)
- create mode 100644 drivers/pinctrl/sunxi/pinctrl-sun8i-h3.c
- --- a/Documentation/devicetree/bindings/pinctrl/allwinner,sunxi-pinctrl.txt
- +++ b/Documentation/devicetree/bindings/pinctrl/allwinner,sunxi-pinctrl.txt
- @@ -18,6 +18,7 @@ Required properties:
- "allwinner,sun8i-a23-r-pinctrl"
- "allwinner,sun8i-a33-pinctrl"
- "allwinner,sun8i-a83t-pinctrl"
- + "allwinner,sun8i-h3-pinctrl"
-
- - reg: Should contain the register physical address and length for the
- pin controller.
- --- a/drivers/pinctrl/sunxi/Kconfig
- +++ b/drivers/pinctrl/sunxi/Kconfig
- @@ -51,6 +51,10 @@ config PINCTRL_SUN8I_A23_R
- depends on RESET_CONTROLLER
- select PINCTRL_SUNXI_COMMON
-
- +config PINCTRL_SUN8I_H3
- + def_bool MACH_SUN8I
- + select PINCTRL_SUNXI_COMMON
- +
- config PINCTRL_SUN9I_A80
- def_bool MACH_SUN9I
- select PINCTRL_SUNXI_COMMON
- --- a/drivers/pinctrl/sunxi/Makefile
- +++ b/drivers/pinctrl/sunxi/Makefile
- @@ -13,4 +13,5 @@ obj-$(CONFIG_PINCTRL_SUN8I_A23) += pinc
- obj-$(CONFIG_PINCTRL_SUN8I_A23_R) += pinctrl-sun8i-a23-r.o
- obj-$(CONFIG_PINCTRL_SUN8I_A33) += pinctrl-sun8i-a33.o
- obj-$(CONFIG_PINCTRL_SUN8I_A83T) += pinctrl-sun8i-a83t.o
- +obj-$(CONFIG_PINCTRL_SUN8I_H3) += pinctrl-sun8i-h3.o
- obj-$(CONFIG_PINCTRL_SUN9I_A80) += pinctrl-sun9i-a80.o
- --- /dev/null
- +++ b/drivers/pinctrl/sunxi/pinctrl-sun8i-h3.c
- @@ -0,0 +1,516 @@
- +/*
- + * Allwinner H3 SoCs pinctrl driver.
- + *
- + * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
- + *
- + * Based on pinctrl-sun8i-a23.c, which is:
- + * Copyright (C) 2014 Chen-Yu Tsai <wens@csie.org>
- + * Copyright (C) 2014 Maxime Ripard <maxime.ripard@free-electrons.com>
- + *
- + * This file is licensed under the terms of the GNU General Public
- + * License version 2. This program is licensed "as is" without any
- + * warranty of any kind, whether express or implied.
- + */
- +
- +#include <linux/module.h>
- +#include <linux/platform_device.h>
- +#include <linux/of.h>
- +#include <linux/of_device.h>
- +#include <linux/pinctrl/pinctrl.h>
- +
- +#include "pinctrl-sunxi.h"
- +
- +static const struct sunxi_desc_pin sun8i_h3_pins[] = {
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart2"), /* TX */
- + SUNXI_FUNCTION(0x3, "jtag"), /* MS */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PA_EINT0 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart2"), /* RX */
- + SUNXI_FUNCTION(0x3, "jtag"), /* CK */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)), /* PA_EINT1 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart2"), /* RTS */
- + SUNXI_FUNCTION(0x3, "jtag"), /* DO */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)), /* PA_EINT2 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart2"), /* CTS */
- + SUNXI_FUNCTION(0x3, "jtag"), /* DI */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)), /* PA_EINT3 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 4),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart0"), /* TX */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)), /* PA_EINT4 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 5),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart0"), /* RX */
- + SUNXI_FUNCTION(0x3, "pwm0"),
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)), /* PA_EINT5 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 6),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "sim"), /* PWREN */
- + SUNXI_FUNCTION(0x3, "pwm1"),
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)), /* PA_EINT6 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 7),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "sim"), /* CLK */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)), /* PA_EINT7 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 8),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "sim"), /* DATA */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)), /* PA_EINT8 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 9),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "sim"), /* RST */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)), /* PA_EINT9 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 10),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "sim"), /* DET */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)), /* PA_EINT10 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 11),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2c0"), /* SCK */
- + SUNXI_FUNCTION(0x3, "di"), /* TX */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 11)), /* PA_EINT11 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 12),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2c0"), /* SDA */
- + SUNXI_FUNCTION(0x3, "di"), /* RX */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 12)), /* PA_EINT12 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 13),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "spi1"), /* CS */
- + SUNXI_FUNCTION(0x3, "uart3"), /* TX */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 13)), /* PA_EINT13 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 14),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
- + SUNXI_FUNCTION(0x3, "uart3"), /* RX */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 14)), /* PA_EINT14 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 15),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
- + SUNXI_FUNCTION(0x3, "uart3"), /* RTS */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 15)), /* PA_EINT15 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 16),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
- + SUNXI_FUNCTION(0x3, "uart3"), /* CTS */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 16)), /* PA_EINT16 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 17),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "spdif"), /* OUT */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 17)), /* PA_EINT17 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 18),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2s0"), /* SYNC */
- + SUNXI_FUNCTION(0x3, "i2c1"), /* SCK */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 18)), /* PA_EINT18 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 19),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2s0"), /* CLK */
- + SUNXI_FUNCTION(0x3, "i2c1"), /* SDA */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 19)), /* PA_EINT19 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 20),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2s0"), /* DOUT */
- + SUNXI_FUNCTION(0x3, "sim"), /* VPPEN */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 20)), /* PA_EINT20 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 21),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2s0"), /* DIN */
- + SUNXI_FUNCTION(0x3, "sim"), /* VPPPP */
- + SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 21)), /* PA_EINT21 */
- + /* Hole */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* WE */
- + SUNXI_FUNCTION(0x3, "spi0")), /* MOSI */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* ALE */
- + SUNXI_FUNCTION(0x3, "spi0")), /* MISO */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* CLE */
- + SUNXI_FUNCTION(0x3, "spi0")), /* CLK */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* CE1 */
- + SUNXI_FUNCTION(0x3, "spi0")), /* CS */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0")), /* CE0 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* RE */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* CLK */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* RB0 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* CMD */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0")), /* RB1 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* DQ0 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* D0 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* DQ1 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* D1 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* DQ2 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* D2 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* DQ3 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* D3 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* DQ4 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* D4 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand0"), /* DQ5 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* D5 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand"), /* DQ6 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* D6 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand"), /* DQ7 */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* D7 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 16),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "nand"), /* DQS */
- + SUNXI_FUNCTION(0x3, "mmc2")), /* RST */
- + /* Hole */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* RXD3 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* RXD2 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* RXD1 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* RXD0 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* RXCK */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* RXCTL/RCDV */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* RXERR */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* TXD3 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* TXD2L */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* TXD1 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* TXD0 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* CRS */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* TXCK */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* TXCTL/TXEN */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* TXERR */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* CLKIN/COL */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* MDC */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "emac")), /* MDIO */
- + /* Hole */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 0),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* PCLK */
- + SUNXI_FUNCTION(0x3, "ts")), /* CLK */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 1),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* MCLK */
- + SUNXI_FUNCTION(0x3, "ts")), /* ERR */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 2),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* HSYNC */
- + SUNXI_FUNCTION(0x3, "ts")), /* SYNC */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 3),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* VSYNC */
- + SUNXI_FUNCTION(0x3, "ts")), /* DVLD */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 4),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* D0 */
- + SUNXI_FUNCTION(0x3, "ts")), /* D0 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 5),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* D1 */
- + SUNXI_FUNCTION(0x3, "ts")), /* D1 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 6),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* D2 */
- + SUNXI_FUNCTION(0x3, "ts")), /* D2 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 7),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* D3 */
- + SUNXI_FUNCTION(0x3, "ts")), /* D3 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 8),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* D4 */
- + SUNXI_FUNCTION(0x3, "ts")), /* D4 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 9),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* D5 */
- + SUNXI_FUNCTION(0x3, "ts")), /* D5 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 10),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* D6 */
- + SUNXI_FUNCTION(0x3, "ts")), /* D6 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 11),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* D7 */
- + SUNXI_FUNCTION(0x3, "ts")), /* D7 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 12),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* SCK */
- + SUNXI_FUNCTION(0x3, "i2c2")), /* SCK */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 13),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "csi"), /* SDA */
- + SUNXI_FUNCTION(0x3, "i2c2")), /* SDA */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 14),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out")),
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 15),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out")),
- + /* Hole */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
- + SUNXI_FUNCTION(0x3, "jtag")), /* MS */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
- + SUNXI_FUNCTION(0x3, "jtag")), /* DI */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
- + SUNXI_FUNCTION(0x3, "uart0")), /* TX */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
- + SUNXI_FUNCTION(0x3, "jtag")), /* DO */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
- + SUNXI_FUNCTION(0x3, "uart0")), /* RX */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
- + SUNXI_FUNCTION(0x3, "jtag")), /* CK */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 6),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc0")), /* DET */
- + /* Hole */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 0)), /* PG_EINT0 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 1)), /* PG_EINT1 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc1"), /* D0 */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 2)), /* PG_EINT2 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc1"), /* D1 */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 3)), /* PG_EINT3 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc1"), /* D2 */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 4)), /* PG_EINT4 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "mmc1"), /* D3 */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 5)), /* PG_EINT5 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart1"), /* TX */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 6)), /* PG_EINT6 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart1"), /* RX */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 7)), /* PG_EINT7 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart1"), /* RTS */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 8)), /* PG_EINT8 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "uart1"), /* CTS */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 9)), /* PG_EINT9 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2s1"), /* SYNC */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 10)), /* PG_EINT10 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2s1"), /* CLK */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 11)), /* PG_EINT11 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2s1"), /* DOUT */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 12)), /* PG_EINT12 */
- + SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
- + SUNXI_FUNCTION(0x0, "gpio_in"),
- + SUNXI_FUNCTION(0x1, "gpio_out"),
- + SUNXI_FUNCTION(0x2, "i2s1"), /* DIN */
- + SUNXI_FUNCTION_IRQ_BANK(0x4, 1, 13)), /* PG_EINT13 */
- +};
- +
- +static const struct sunxi_pinctrl_desc sun8i_h3_pinctrl_data = {
- + .pins = sun8i_h3_pins,
- + .npins = ARRAY_SIZE(sun8i_h3_pins),
- + .irq_banks = 2,
- +};
- +
- +static int sun8i_h3_pinctrl_probe(struct platform_device *pdev)
- +{
- + return sunxi_pinctrl_init(pdev,
- + &sun8i_h3_pinctrl_data);
- +}
- +
- +static const struct of_device_id sun8i_h3_pinctrl_match[] = {
- + { .compatible = "allwinner,sun8i-h3-pinctrl", },
- + {}
- +};
- +
- +static struct platform_driver sun8i_h3_pinctrl_driver = {
- + .probe = sun8i_h3_pinctrl_probe,
- + .driver = {
- + .name = "sun8i-h3-pinctrl",
- + .of_match_table = sun8i_h3_pinctrl_match,
- + },
- +};
- +builtin_platform_driver(sun8i_h3_pinctrl_driver);
|