0026-MIPS-ath79-export-switch-MDIO-reference-clock.patch 1.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859
  1. From 78538d673801902108797f2c813e70cfbce280c9 Mon Sep 17 00:00:00 2001
  2. From: Felix Fietkau <nbd@nbd.name>
  3. Date: Tue, 6 Mar 2018 13:27:28 +0100
  4. Subject: [PATCH 26/33] MIPS: ath79: export switch MDIO reference clock
  5. On AR934x, the MDIO reference clock can be configured to a fixed 100 MHz
  6. clock. If that feature is not used, it defaults to the main reference
  7. clock, like on all other SoC.
  8. Signed-off-by: Felix Fietkau <nbd@nbd.name>
  9. Signed-off-by: John Crispin <john@phrozen.org>
  10. ---
  11. arch/mips/ath79/clock.c | 8 ++++++++
  12. include/dt-bindings/clock/ath79-clk.h | 3 ++-
  13. 2 files changed, 10 insertions(+), 1 deletion(-)
  14. --- a/arch/mips/ath79/clock.c
  15. +++ b/arch/mips/ath79/clock.c
  16. @@ -42,6 +42,7 @@ static const char * const clk_names[ATH7
  17. [ATH79_CLK_DDR] = "ddr",
  18. [ATH79_CLK_AHB] = "ahb",
  19. [ATH79_CLK_REF] = "ref",
  20. + [ATH79_CLK_MDIO] = "mdio",
  21. };
  22. static const char * __init ath79_clk_name(int type)
  23. @@ -342,6 +343,10 @@ static void __init ar934x_clocks_init(vo
  24. ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
  25. ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
  26. + clk_ctrl = __raw_readl(pll_base + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
  27. + if (clk_ctrl & AR934X_PLL_SWITCH_CLOCK_CONTROL_MDIO_CLK_SEL)
  28. + ath79_set_clk(ATH79_CLK_MDIO, 100 * 1000 * 1000);
  29. +
  30. iounmap(dpll_base);
  31. }
  32. @@ -698,6 +703,9 @@ static void __init ath79_clocks_init_dt(
  33. else if (of_device_is_compatible(np, "qca,qca9560-pll"))
  34. qca956x_clocks_init(pll_base);
  35. + if (!clks[ATH79_CLK_MDIO])
  36. + clks[ATH79_CLK_MDIO] = clks[ATH79_CLK_REF];
  37. +
  38. if (of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data)) {
  39. pr_err("%pOF: could not register clk provider\n", np);
  40. goto err_iounmap;
  41. --- a/include/dt-bindings/clock/ath79-clk.h
  42. +++ b/include/dt-bindings/clock/ath79-clk.h
  43. @@ -14,7 +14,8 @@
  44. #define ATH79_CLK_DDR 1
  45. #define ATH79_CLK_AHB 2
  46. #define ATH79_CLK_REF 3
  47. +#define ATH79_CLK_MDIO 4
  48. -#define ATH79_CLK_END 4
  49. +#define ATH79_CLK_END 5
  50. #endif /* __DT_BINDINGS_ATH79_CLK_H */