ar8216.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197
  1. /*
  2. * ar8216.c: AR8216 switch driver
  3. *
  4. * Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/if.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/if_ether.h>
  22. #include <linux/skbuff.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/netlink.h>
  25. #include <linux/bitops.h>
  26. #include <net/genetlink.h>
  27. #include <linux/switch.h>
  28. #include <linux/delay.h>
  29. #include <linux/phy.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/lockdep.h>
  33. #include <linux/ar8216_platform.h>
  34. #include <linux/workqueue.h>
  35. #include <linux/version.h>
  36. #include "ar8216.h"
  37. extern const struct ar8xxx_chip ar8327_chip;
  38. extern const struct ar8xxx_chip ar8337_chip;
  39. #define AR8XXX_MIB_WORK_DELAY 2000 /* msecs */
  40. #define MIB_DESC(_s , _o, _n) \
  41. { \
  42. .size = (_s), \
  43. .offset = (_o), \
  44. .name = (_n), \
  45. }
  46. static const struct ar8xxx_mib_desc ar8216_mibs[] = {
  47. MIB_DESC(1, AR8216_STATS_RXBROAD, "RxBroad"),
  48. MIB_DESC(1, AR8216_STATS_RXPAUSE, "RxPause"),
  49. MIB_DESC(1, AR8216_STATS_RXMULTI, "RxMulti"),
  50. MIB_DESC(1, AR8216_STATS_RXFCSERR, "RxFcsErr"),
  51. MIB_DESC(1, AR8216_STATS_RXALIGNERR, "RxAlignErr"),
  52. MIB_DESC(1, AR8216_STATS_RXRUNT, "RxRunt"),
  53. MIB_DESC(1, AR8216_STATS_RXFRAGMENT, "RxFragment"),
  54. MIB_DESC(1, AR8216_STATS_RX64BYTE, "Rx64Byte"),
  55. MIB_DESC(1, AR8216_STATS_RX128BYTE, "Rx128Byte"),
  56. MIB_DESC(1, AR8216_STATS_RX256BYTE, "Rx256Byte"),
  57. MIB_DESC(1, AR8216_STATS_RX512BYTE, "Rx512Byte"),
  58. MIB_DESC(1, AR8216_STATS_RX1024BYTE, "Rx1024Byte"),
  59. MIB_DESC(1, AR8216_STATS_RXMAXBYTE, "RxMaxByte"),
  60. MIB_DESC(1, AR8216_STATS_RXTOOLONG, "RxTooLong"),
  61. MIB_DESC(2, AR8216_STATS_RXGOODBYTE, "RxGoodByte"),
  62. MIB_DESC(2, AR8216_STATS_RXBADBYTE, "RxBadByte"),
  63. MIB_DESC(1, AR8216_STATS_RXOVERFLOW, "RxOverFlow"),
  64. MIB_DESC(1, AR8216_STATS_FILTERED, "Filtered"),
  65. MIB_DESC(1, AR8216_STATS_TXBROAD, "TxBroad"),
  66. MIB_DESC(1, AR8216_STATS_TXPAUSE, "TxPause"),
  67. MIB_DESC(1, AR8216_STATS_TXMULTI, "TxMulti"),
  68. MIB_DESC(1, AR8216_STATS_TXUNDERRUN, "TxUnderRun"),
  69. MIB_DESC(1, AR8216_STATS_TX64BYTE, "Tx64Byte"),
  70. MIB_DESC(1, AR8216_STATS_TX128BYTE, "Tx128Byte"),
  71. MIB_DESC(1, AR8216_STATS_TX256BYTE, "Tx256Byte"),
  72. MIB_DESC(1, AR8216_STATS_TX512BYTE, "Tx512Byte"),
  73. MIB_DESC(1, AR8216_STATS_TX1024BYTE, "Tx1024Byte"),
  74. MIB_DESC(1, AR8216_STATS_TXMAXBYTE, "TxMaxByte"),
  75. MIB_DESC(1, AR8216_STATS_TXOVERSIZE, "TxOverSize"),
  76. MIB_DESC(2, AR8216_STATS_TXBYTE, "TxByte"),
  77. MIB_DESC(1, AR8216_STATS_TXCOLLISION, "TxCollision"),
  78. MIB_DESC(1, AR8216_STATS_TXABORTCOL, "TxAbortCol"),
  79. MIB_DESC(1, AR8216_STATS_TXMULTICOL, "TxMultiCol"),
  80. MIB_DESC(1, AR8216_STATS_TXSINGLECOL, "TxSingleCol"),
  81. MIB_DESC(1, AR8216_STATS_TXEXCDEFER, "TxExcDefer"),
  82. MIB_DESC(1, AR8216_STATS_TXDEFER, "TxDefer"),
  83. MIB_DESC(1, AR8216_STATS_TXLATECOL, "TxLateCol"),
  84. };
  85. const struct ar8xxx_mib_desc ar8236_mibs[39] = {
  86. MIB_DESC(1, AR8236_STATS_RXBROAD, "RxBroad"),
  87. MIB_DESC(1, AR8236_STATS_RXPAUSE, "RxPause"),
  88. MIB_DESC(1, AR8236_STATS_RXMULTI, "RxMulti"),
  89. MIB_DESC(1, AR8236_STATS_RXFCSERR, "RxFcsErr"),
  90. MIB_DESC(1, AR8236_STATS_RXALIGNERR, "RxAlignErr"),
  91. MIB_DESC(1, AR8236_STATS_RXRUNT, "RxRunt"),
  92. MIB_DESC(1, AR8236_STATS_RXFRAGMENT, "RxFragment"),
  93. MIB_DESC(1, AR8236_STATS_RX64BYTE, "Rx64Byte"),
  94. MIB_DESC(1, AR8236_STATS_RX128BYTE, "Rx128Byte"),
  95. MIB_DESC(1, AR8236_STATS_RX256BYTE, "Rx256Byte"),
  96. MIB_DESC(1, AR8236_STATS_RX512BYTE, "Rx512Byte"),
  97. MIB_DESC(1, AR8236_STATS_RX1024BYTE, "Rx1024Byte"),
  98. MIB_DESC(1, AR8236_STATS_RX1518BYTE, "Rx1518Byte"),
  99. MIB_DESC(1, AR8236_STATS_RXMAXBYTE, "RxMaxByte"),
  100. MIB_DESC(1, AR8236_STATS_RXTOOLONG, "RxTooLong"),
  101. MIB_DESC(2, AR8236_STATS_RXGOODBYTE, "RxGoodByte"),
  102. MIB_DESC(2, AR8236_STATS_RXBADBYTE, "RxBadByte"),
  103. MIB_DESC(1, AR8236_STATS_RXOVERFLOW, "RxOverFlow"),
  104. MIB_DESC(1, AR8236_STATS_FILTERED, "Filtered"),
  105. MIB_DESC(1, AR8236_STATS_TXBROAD, "TxBroad"),
  106. MIB_DESC(1, AR8236_STATS_TXPAUSE, "TxPause"),
  107. MIB_DESC(1, AR8236_STATS_TXMULTI, "TxMulti"),
  108. MIB_DESC(1, AR8236_STATS_TXUNDERRUN, "TxUnderRun"),
  109. MIB_DESC(1, AR8236_STATS_TX64BYTE, "Tx64Byte"),
  110. MIB_DESC(1, AR8236_STATS_TX128BYTE, "Tx128Byte"),
  111. MIB_DESC(1, AR8236_STATS_TX256BYTE, "Tx256Byte"),
  112. MIB_DESC(1, AR8236_STATS_TX512BYTE, "Tx512Byte"),
  113. MIB_DESC(1, AR8236_STATS_TX1024BYTE, "Tx1024Byte"),
  114. MIB_DESC(1, AR8236_STATS_TX1518BYTE, "Tx1518Byte"),
  115. MIB_DESC(1, AR8236_STATS_TXMAXBYTE, "TxMaxByte"),
  116. MIB_DESC(1, AR8236_STATS_TXOVERSIZE, "TxOverSize"),
  117. MIB_DESC(2, AR8236_STATS_TXBYTE, "TxByte"),
  118. MIB_DESC(1, AR8236_STATS_TXCOLLISION, "TxCollision"),
  119. MIB_DESC(1, AR8236_STATS_TXABORTCOL, "TxAbortCol"),
  120. MIB_DESC(1, AR8236_STATS_TXMULTICOL, "TxMultiCol"),
  121. MIB_DESC(1, AR8236_STATS_TXSINGLECOL, "TxSingleCol"),
  122. MIB_DESC(1, AR8236_STATS_TXEXCDEFER, "TxExcDefer"),
  123. MIB_DESC(1, AR8236_STATS_TXDEFER, "TxDefer"),
  124. MIB_DESC(1, AR8236_STATS_TXLATECOL, "TxLateCol"),
  125. };
  126. static DEFINE_MUTEX(ar8xxx_dev_list_lock);
  127. static LIST_HEAD(ar8xxx_dev_list);
  128. /* inspired by phy_poll_reset in drivers/net/phy/phy_device.c */
  129. static int
  130. ar8xxx_phy_poll_reset(struct mii_bus *bus)
  131. {
  132. unsigned int sleep_msecs = 20;
  133. int ret, elapsed, i;
  134. for (elapsed = sleep_msecs; elapsed <= 600;
  135. elapsed += sleep_msecs) {
  136. msleep(sleep_msecs);
  137. for (i = 0; i < AR8XXX_NUM_PHYS; i++) {
  138. ret = mdiobus_read(bus, i, MII_BMCR);
  139. if (ret < 0)
  140. return ret;
  141. if (ret & BMCR_RESET)
  142. break;
  143. if (i == AR8XXX_NUM_PHYS - 1) {
  144. usleep_range(1000, 2000);
  145. return 0;
  146. }
  147. }
  148. }
  149. return -ETIMEDOUT;
  150. }
  151. static int
  152. ar8xxx_phy_check_aneg(struct phy_device *phydev)
  153. {
  154. int ret;
  155. if (phydev->autoneg != AUTONEG_ENABLE)
  156. return 0;
  157. /*
  158. * BMCR_ANENABLE might have been cleared
  159. * by phy_init_hw in certain kernel versions
  160. * therefore check for it
  161. */
  162. ret = phy_read(phydev, MII_BMCR);
  163. if (ret < 0)
  164. return ret;
  165. if (ret & BMCR_ANENABLE)
  166. return 0;
  167. dev_info(&phydev->dev, "ANEG disabled, re-enabling ...\n");
  168. ret |= BMCR_ANENABLE | BMCR_ANRESTART;
  169. return phy_write(phydev, MII_BMCR, ret);
  170. }
  171. void
  172. ar8xxx_phy_init(struct ar8xxx_priv *priv)
  173. {
  174. int i;
  175. struct mii_bus *bus;
  176. bus = priv->mii_bus;
  177. for (i = 0; i < AR8XXX_NUM_PHYS; i++) {
  178. if (priv->chip->phy_fixup)
  179. priv->chip->phy_fixup(priv, i);
  180. /* initialize the port itself */
  181. mdiobus_write(bus, i, MII_ADVERTISE,
  182. ADVERTISE_ALL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  183. if (ar8xxx_has_gige(priv))
  184. mdiobus_write(bus, i, MII_CTRL1000, ADVERTISE_1000FULL);
  185. mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
  186. }
  187. ar8xxx_phy_poll_reset(bus);
  188. }
  189. u32
  190. ar8xxx_mii_read32(struct ar8xxx_priv *priv, int phy_id, int regnum)
  191. {
  192. struct mii_bus *bus = priv->mii_bus;
  193. u16 lo, hi;
  194. lo = bus->read(bus, phy_id, regnum);
  195. hi = bus->read(bus, phy_id, regnum + 1);
  196. return (hi << 16) | lo;
  197. }
  198. void
  199. ar8xxx_mii_write32(struct ar8xxx_priv *priv, int phy_id, int regnum, u32 val)
  200. {
  201. struct mii_bus *bus = priv->mii_bus;
  202. u16 lo, hi;
  203. lo = val & 0xffff;
  204. hi = (u16) (val >> 16);
  205. if (priv->chip->mii_lo_first)
  206. {
  207. bus->write(bus, phy_id, regnum, lo);
  208. bus->write(bus, phy_id, regnum + 1, hi);
  209. } else {
  210. bus->write(bus, phy_id, regnum + 1, hi);
  211. bus->write(bus, phy_id, regnum, lo);
  212. }
  213. }
  214. u32
  215. ar8xxx_read(struct ar8xxx_priv *priv, int reg)
  216. {
  217. struct mii_bus *bus = priv->mii_bus;
  218. u16 r1, r2, page;
  219. u32 val;
  220. split_addr((u32) reg, &r1, &r2, &page);
  221. mutex_lock(&bus->mdio_lock);
  222. bus->write(bus, 0x18, 0, page);
  223. wait_for_page_switch();
  224. val = ar8xxx_mii_read32(priv, 0x10 | r2, r1);
  225. mutex_unlock(&bus->mdio_lock);
  226. return val;
  227. }
  228. void
  229. ar8xxx_write(struct ar8xxx_priv *priv, int reg, u32 val)
  230. {
  231. struct mii_bus *bus = priv->mii_bus;
  232. u16 r1, r2, page;
  233. split_addr((u32) reg, &r1, &r2, &page);
  234. mutex_lock(&bus->mdio_lock);
  235. bus->write(bus, 0x18, 0, page);
  236. wait_for_page_switch();
  237. ar8xxx_mii_write32(priv, 0x10 | r2, r1, val);
  238. mutex_unlock(&bus->mdio_lock);
  239. }
  240. u32
  241. ar8xxx_rmw(struct ar8xxx_priv *priv, int reg, u32 mask, u32 val)
  242. {
  243. struct mii_bus *bus = priv->mii_bus;
  244. u16 r1, r2, page;
  245. u32 ret;
  246. split_addr((u32) reg, &r1, &r2, &page);
  247. mutex_lock(&bus->mdio_lock);
  248. bus->write(bus, 0x18, 0, page);
  249. wait_for_page_switch();
  250. ret = ar8xxx_mii_read32(priv, 0x10 | r2, r1);
  251. ret &= ~mask;
  252. ret |= val;
  253. ar8xxx_mii_write32(priv, 0x10 | r2, r1, ret);
  254. mutex_unlock(&bus->mdio_lock);
  255. return ret;
  256. }
  257. void
  258. ar8xxx_phy_dbg_write(struct ar8xxx_priv *priv, int phy_addr,
  259. u16 dbg_addr, u16 dbg_data)
  260. {
  261. struct mii_bus *bus = priv->mii_bus;
  262. mutex_lock(&bus->mdio_lock);
  263. bus->write(bus, phy_addr, MII_ATH_DBG_ADDR, dbg_addr);
  264. bus->write(bus, phy_addr, MII_ATH_DBG_DATA, dbg_data);
  265. mutex_unlock(&bus->mdio_lock);
  266. }
  267. void
  268. ar8xxx_phy_mmd_write(struct ar8xxx_priv *priv, int phy_addr, u16 addr, u16 data)
  269. {
  270. struct mii_bus *bus = priv->mii_bus;
  271. mutex_lock(&bus->mdio_lock);
  272. bus->write(bus, phy_addr, MII_ATH_MMD_ADDR, addr);
  273. bus->write(bus, phy_addr, MII_ATH_MMD_DATA, data);
  274. mutex_unlock(&bus->mdio_lock);
  275. }
  276. u16
  277. ar8xxx_phy_mmd_read(struct ar8xxx_priv *priv, int phy_addr, u16 addr)
  278. {
  279. struct mii_bus *bus = priv->mii_bus;
  280. u16 data;
  281. mutex_lock(&bus->mdio_lock);
  282. bus->write(bus, phy_addr, MII_ATH_MMD_ADDR, addr);
  283. data = bus->read(bus, phy_addr, MII_ATH_MMD_DATA);
  284. mutex_unlock(&bus->mdio_lock);
  285. return data;
  286. }
  287. static int
  288. ar8xxx_reg_wait(struct ar8xxx_priv *priv, u32 reg, u32 mask, u32 val,
  289. unsigned timeout)
  290. {
  291. int i;
  292. for (i = 0; i < timeout; i++) {
  293. u32 t;
  294. t = ar8xxx_read(priv, reg);
  295. if ((t & mask) == val)
  296. return 0;
  297. usleep_range(1000, 2000);
  298. }
  299. return -ETIMEDOUT;
  300. }
  301. static int
  302. ar8xxx_mib_op(struct ar8xxx_priv *priv, u32 op)
  303. {
  304. unsigned mib_func = priv->chip->mib_func;
  305. int ret;
  306. lockdep_assert_held(&priv->mib_lock);
  307. /* Capture the hardware statistics for all ports */
  308. ar8xxx_rmw(priv, mib_func, AR8216_MIB_FUNC, (op << AR8216_MIB_FUNC_S));
  309. /* Wait for the capturing to complete. */
  310. ret = ar8xxx_reg_wait(priv, mib_func, AR8216_MIB_BUSY, 0, 10);
  311. if (ret)
  312. goto out;
  313. ret = 0;
  314. out:
  315. return ret;
  316. }
  317. static int
  318. ar8xxx_mib_capture(struct ar8xxx_priv *priv)
  319. {
  320. return ar8xxx_mib_op(priv, AR8216_MIB_FUNC_CAPTURE);
  321. }
  322. static int
  323. ar8xxx_mib_flush(struct ar8xxx_priv *priv)
  324. {
  325. return ar8xxx_mib_op(priv, AR8216_MIB_FUNC_FLUSH);
  326. }
  327. static void
  328. ar8xxx_mib_fetch_port_stat(struct ar8xxx_priv *priv, int port, bool flush)
  329. {
  330. unsigned int base;
  331. u64 *mib_stats;
  332. int i;
  333. WARN_ON(port >= priv->dev.ports);
  334. lockdep_assert_held(&priv->mib_lock);
  335. base = priv->chip->reg_port_stats_start +
  336. priv->chip->reg_port_stats_length * port;
  337. mib_stats = &priv->mib_stats[port * priv->chip->num_mibs];
  338. for (i = 0; i < priv->chip->num_mibs; i++) {
  339. const struct ar8xxx_mib_desc *mib;
  340. u64 t;
  341. mib = &priv->chip->mib_decs[i];
  342. t = ar8xxx_read(priv, base + mib->offset);
  343. if (mib->size == 2) {
  344. u64 hi;
  345. hi = ar8xxx_read(priv, base + mib->offset + 4);
  346. t |= hi << 32;
  347. }
  348. if (flush)
  349. mib_stats[i] = 0;
  350. else
  351. mib_stats[i] += t;
  352. }
  353. }
  354. static void
  355. ar8216_read_port_link(struct ar8xxx_priv *priv, int port,
  356. struct switch_port_link *link)
  357. {
  358. u32 status;
  359. u32 speed;
  360. memset(link, '\0', sizeof(*link));
  361. status = priv->chip->read_port_status(priv, port);
  362. link->aneg = !!(status & AR8216_PORT_STATUS_LINK_AUTO);
  363. if (link->aneg) {
  364. link->link = !!(status & AR8216_PORT_STATUS_LINK_UP);
  365. } else {
  366. link->link = true;
  367. if (priv->get_port_link) {
  368. int err;
  369. err = priv->get_port_link(port);
  370. if (err >= 0)
  371. link->link = !!err;
  372. }
  373. }
  374. if (!link->link)
  375. return;
  376. link->duplex = !!(status & AR8216_PORT_STATUS_DUPLEX);
  377. link->tx_flow = !!(status & AR8216_PORT_STATUS_TXFLOW);
  378. link->rx_flow = !!(status & AR8216_PORT_STATUS_RXFLOW);
  379. if (link->aneg && link->duplex && priv->chip->read_port_eee_status)
  380. link->eee = priv->chip->read_port_eee_status(priv, port);
  381. speed = (status & AR8216_PORT_STATUS_SPEED) >>
  382. AR8216_PORT_STATUS_SPEED_S;
  383. switch (speed) {
  384. case AR8216_PORT_SPEED_10M:
  385. link->speed = SWITCH_PORT_SPEED_10;
  386. break;
  387. case AR8216_PORT_SPEED_100M:
  388. link->speed = SWITCH_PORT_SPEED_100;
  389. break;
  390. case AR8216_PORT_SPEED_1000M:
  391. link->speed = SWITCH_PORT_SPEED_1000;
  392. break;
  393. default:
  394. link->speed = SWITCH_PORT_SPEED_UNKNOWN;
  395. break;
  396. }
  397. }
  398. static struct sk_buff *
  399. ar8216_mangle_tx(struct net_device *dev, struct sk_buff *skb)
  400. {
  401. struct ar8xxx_priv *priv = dev->phy_ptr;
  402. unsigned char *buf;
  403. if (unlikely(!priv))
  404. goto error;
  405. if (!priv->vlan)
  406. goto send;
  407. if (unlikely(skb_headroom(skb) < 2)) {
  408. if (pskb_expand_head(skb, 2, 0, GFP_ATOMIC) < 0)
  409. goto error;
  410. }
  411. buf = skb_push(skb, 2);
  412. buf[0] = 0x10;
  413. buf[1] = 0x80;
  414. send:
  415. return skb;
  416. error:
  417. dev_kfree_skb_any(skb);
  418. return NULL;
  419. }
  420. static void
  421. ar8216_mangle_rx(struct net_device *dev, struct sk_buff *skb)
  422. {
  423. struct ar8xxx_priv *priv;
  424. unsigned char *buf;
  425. int port, vlan;
  426. priv = dev->phy_ptr;
  427. if (!priv)
  428. return;
  429. /* don't strip the header if vlan mode is disabled */
  430. if (!priv->vlan)
  431. return;
  432. /* strip header, get vlan id */
  433. buf = skb->data;
  434. skb_pull(skb, 2);
  435. /* check for vlan header presence */
  436. if ((buf[12 + 2] != 0x81) || (buf[13 + 2] != 0x00))
  437. return;
  438. port = buf[0] & 0xf;
  439. /* no need to fix up packets coming from a tagged source */
  440. if (priv->vlan_tagged & (1 << port))
  441. return;
  442. /* lookup port vid from local table, the switch passes an invalid vlan id */
  443. vlan = priv->vlan_id[priv->pvid[port]];
  444. buf[14 + 2] &= 0xf0;
  445. buf[14 + 2] |= vlan >> 8;
  446. buf[15 + 2] = vlan & 0xff;
  447. }
  448. int
  449. ar8216_wait_bit(struct ar8xxx_priv *priv, int reg, u32 mask, u32 val)
  450. {
  451. int timeout = 20;
  452. u32 t = 0;
  453. while (1) {
  454. t = ar8xxx_read(priv, reg);
  455. if ((t & mask) == val)
  456. return 0;
  457. if (timeout-- <= 0)
  458. break;
  459. udelay(10);
  460. }
  461. pr_err("ar8216: timeout on reg %08x: %08x & %08x != %08x\n",
  462. (unsigned int) reg, t, mask, val);
  463. return -ETIMEDOUT;
  464. }
  465. static void
  466. ar8216_vtu_op(struct ar8xxx_priv *priv, u32 op, u32 val)
  467. {
  468. if (ar8216_wait_bit(priv, AR8216_REG_VTU, AR8216_VTU_ACTIVE, 0))
  469. return;
  470. if ((op & AR8216_VTU_OP) == AR8216_VTU_OP_LOAD) {
  471. val &= AR8216_VTUDATA_MEMBER;
  472. val |= AR8216_VTUDATA_VALID;
  473. ar8xxx_write(priv, AR8216_REG_VTU_DATA, val);
  474. }
  475. op |= AR8216_VTU_ACTIVE;
  476. ar8xxx_write(priv, AR8216_REG_VTU, op);
  477. }
  478. static void
  479. ar8216_vtu_flush(struct ar8xxx_priv *priv)
  480. {
  481. ar8216_vtu_op(priv, AR8216_VTU_OP_FLUSH, 0);
  482. }
  483. static void
  484. ar8216_vtu_load_vlan(struct ar8xxx_priv *priv, u32 vid, u32 port_mask)
  485. {
  486. u32 op;
  487. op = AR8216_VTU_OP_LOAD | (vid << AR8216_VTU_VID_S);
  488. ar8216_vtu_op(priv, op, port_mask);
  489. }
  490. static int
  491. ar8216_atu_flush(struct ar8xxx_priv *priv)
  492. {
  493. int ret;
  494. ret = ar8216_wait_bit(priv, AR8216_REG_ATU_FUNC0, AR8216_ATU_ACTIVE, 0);
  495. if (!ret)
  496. ar8xxx_write(priv, AR8216_REG_ATU_FUNC0, AR8216_ATU_OP_FLUSH |
  497. AR8216_ATU_ACTIVE);
  498. return ret;
  499. }
  500. static int
  501. ar8216_atu_flush_port(struct ar8xxx_priv *priv, int port)
  502. {
  503. u32 t;
  504. int ret;
  505. ret = ar8216_wait_bit(priv, AR8216_REG_ATU_FUNC0, AR8216_ATU_ACTIVE, 0);
  506. if (!ret) {
  507. t = (port << AR8216_ATU_PORT_NUM_S) | AR8216_ATU_OP_FLUSH_PORT;
  508. t |= AR8216_ATU_ACTIVE;
  509. ar8xxx_write(priv, AR8216_REG_ATU_FUNC0, t);
  510. }
  511. return ret;
  512. }
  513. static u32
  514. ar8216_read_port_status(struct ar8xxx_priv *priv, int port)
  515. {
  516. return ar8xxx_read(priv, AR8216_REG_PORT_STATUS(port));
  517. }
  518. static void
  519. ar8216_setup_port(struct ar8xxx_priv *priv, int port, u32 members)
  520. {
  521. u32 header;
  522. u32 egress, ingress;
  523. u32 pvid;
  524. if (priv->vlan) {
  525. pvid = priv->vlan_id[priv->pvid[port]];
  526. if (priv->vlan_tagged & (1 << port))
  527. egress = AR8216_OUT_ADD_VLAN;
  528. else
  529. egress = AR8216_OUT_STRIP_VLAN;
  530. ingress = AR8216_IN_SECURE;
  531. } else {
  532. pvid = port;
  533. egress = AR8216_OUT_KEEP;
  534. ingress = AR8216_IN_PORT_ONLY;
  535. }
  536. if (chip_is_ar8216(priv) && priv->vlan && port == AR8216_PORT_CPU)
  537. header = AR8216_PORT_CTRL_HEADER;
  538. else
  539. header = 0;
  540. ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
  541. AR8216_PORT_CTRL_LEARN | AR8216_PORT_CTRL_VLAN_MODE |
  542. AR8216_PORT_CTRL_SINGLE_VLAN | AR8216_PORT_CTRL_STATE |
  543. AR8216_PORT_CTRL_HEADER | AR8216_PORT_CTRL_LEARN_LOCK,
  544. AR8216_PORT_CTRL_LEARN | header |
  545. (egress << AR8216_PORT_CTRL_VLAN_MODE_S) |
  546. (AR8216_PORT_STATE_FORWARD << AR8216_PORT_CTRL_STATE_S));
  547. ar8xxx_rmw(priv, AR8216_REG_PORT_VLAN(port),
  548. AR8216_PORT_VLAN_DEST_PORTS | AR8216_PORT_VLAN_MODE |
  549. AR8216_PORT_VLAN_DEFAULT_ID,
  550. (members << AR8216_PORT_VLAN_DEST_PORTS_S) |
  551. (ingress << AR8216_PORT_VLAN_MODE_S) |
  552. (pvid << AR8216_PORT_VLAN_DEFAULT_ID_S));
  553. }
  554. static int
  555. ar8216_hw_init(struct ar8xxx_priv *priv)
  556. {
  557. if (priv->initialized)
  558. return 0;
  559. ar8xxx_phy_init(priv);
  560. priv->initialized = true;
  561. return 0;
  562. }
  563. static void
  564. ar8216_init_globals(struct ar8xxx_priv *priv)
  565. {
  566. /* standard atheros magic */
  567. ar8xxx_write(priv, 0x38, 0xc000050e);
  568. ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
  569. AR8216_GCTRL_MTU, 1518 + 8 + 2);
  570. }
  571. static void
  572. ar8216_init_port(struct ar8xxx_priv *priv, int port)
  573. {
  574. /* Enable port learning and tx */
  575. ar8xxx_write(priv, AR8216_REG_PORT_CTRL(port),
  576. AR8216_PORT_CTRL_LEARN |
  577. (4 << AR8216_PORT_CTRL_STATE_S));
  578. ar8xxx_write(priv, AR8216_REG_PORT_VLAN(port), 0);
  579. if (port == AR8216_PORT_CPU) {
  580. ar8xxx_write(priv, AR8216_REG_PORT_STATUS(port),
  581. AR8216_PORT_STATUS_LINK_UP |
  582. (ar8xxx_has_gige(priv) ?
  583. AR8216_PORT_SPEED_1000M : AR8216_PORT_SPEED_100M) |
  584. AR8216_PORT_STATUS_TXMAC |
  585. AR8216_PORT_STATUS_RXMAC |
  586. (chip_is_ar8316(priv) ? AR8216_PORT_STATUS_RXFLOW : 0) |
  587. (chip_is_ar8316(priv) ? AR8216_PORT_STATUS_TXFLOW : 0) |
  588. AR8216_PORT_STATUS_DUPLEX);
  589. } else {
  590. ar8xxx_write(priv, AR8216_REG_PORT_STATUS(port),
  591. AR8216_PORT_STATUS_LINK_AUTO);
  592. }
  593. }
  594. static void
  595. ar8216_wait_atu_ready(struct ar8xxx_priv *priv, u16 r2, u16 r1)
  596. {
  597. int timeout = 20;
  598. while (ar8xxx_mii_read32(priv, r2, r1) & AR8216_ATU_ACTIVE && --timeout)
  599. udelay(10);
  600. if (!timeout)
  601. pr_err("ar8216: timeout waiting for atu to become ready\n");
  602. }
  603. static void ar8216_get_arl_entry(struct ar8xxx_priv *priv,
  604. struct arl_entry *a, u32 *status, enum arl_op op)
  605. {
  606. struct mii_bus *bus = priv->mii_bus;
  607. u16 r2, page;
  608. u16 r1_func0, r1_func1, r1_func2;
  609. u32 t, val0, val1, val2;
  610. int i;
  611. split_addr(AR8216_REG_ATU_FUNC0, &r1_func0, &r2, &page);
  612. r2 |= 0x10;
  613. r1_func1 = (AR8216_REG_ATU_FUNC1 >> 1) & 0x1e;
  614. r1_func2 = (AR8216_REG_ATU_FUNC2 >> 1) & 0x1e;
  615. switch (op) {
  616. case AR8XXX_ARL_INITIALIZE:
  617. /* all ATU registers are on the same page
  618. * therefore set page only once
  619. */
  620. bus->write(bus, 0x18, 0, page);
  621. wait_for_page_switch();
  622. ar8216_wait_atu_ready(priv, r2, r1_func0);
  623. ar8xxx_mii_write32(priv, r2, r1_func0, AR8216_ATU_OP_GET_NEXT);
  624. ar8xxx_mii_write32(priv, r2, r1_func1, 0);
  625. ar8xxx_mii_write32(priv, r2, r1_func2, 0);
  626. break;
  627. case AR8XXX_ARL_GET_NEXT:
  628. t = ar8xxx_mii_read32(priv, r2, r1_func0);
  629. t |= AR8216_ATU_ACTIVE;
  630. ar8xxx_mii_write32(priv, r2, r1_func0, t);
  631. ar8216_wait_atu_ready(priv, r2, r1_func0);
  632. val0 = ar8xxx_mii_read32(priv, r2, r1_func0);
  633. val1 = ar8xxx_mii_read32(priv, r2, r1_func1);
  634. val2 = ar8xxx_mii_read32(priv, r2, r1_func2);
  635. *status = (val2 & AR8216_ATU_STATUS) >> AR8216_ATU_STATUS_S;
  636. if (!*status)
  637. break;
  638. i = 0;
  639. t = AR8216_ATU_PORT0;
  640. while (!(val2 & t) && ++i < priv->dev.ports)
  641. t <<= 1;
  642. a->port = i;
  643. a->mac[0] = (val0 & AR8216_ATU_ADDR5) >> AR8216_ATU_ADDR5_S;
  644. a->mac[1] = (val0 & AR8216_ATU_ADDR4) >> AR8216_ATU_ADDR4_S;
  645. a->mac[2] = (val1 & AR8216_ATU_ADDR3) >> AR8216_ATU_ADDR3_S;
  646. a->mac[3] = (val1 & AR8216_ATU_ADDR2) >> AR8216_ATU_ADDR2_S;
  647. a->mac[4] = (val1 & AR8216_ATU_ADDR1) >> AR8216_ATU_ADDR1_S;
  648. a->mac[5] = (val1 & AR8216_ATU_ADDR0) >> AR8216_ATU_ADDR0_S;
  649. break;
  650. }
  651. }
  652. static void
  653. ar8236_setup_port(struct ar8xxx_priv *priv, int port, u32 members)
  654. {
  655. u32 egress, ingress;
  656. u32 pvid;
  657. if (priv->vlan) {
  658. pvid = priv->vlan_id[priv->pvid[port]];
  659. if (priv->vlan_tagged & (1 << port))
  660. egress = AR8216_OUT_ADD_VLAN;
  661. else
  662. egress = AR8216_OUT_STRIP_VLAN;
  663. ingress = AR8216_IN_SECURE;
  664. } else {
  665. pvid = port;
  666. egress = AR8216_OUT_KEEP;
  667. ingress = AR8216_IN_PORT_ONLY;
  668. }
  669. ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
  670. AR8216_PORT_CTRL_LEARN | AR8216_PORT_CTRL_VLAN_MODE |
  671. AR8216_PORT_CTRL_SINGLE_VLAN | AR8216_PORT_CTRL_STATE |
  672. AR8216_PORT_CTRL_HEADER | AR8216_PORT_CTRL_LEARN_LOCK,
  673. AR8216_PORT_CTRL_LEARN |
  674. (egress << AR8216_PORT_CTRL_VLAN_MODE_S) |
  675. (AR8216_PORT_STATE_FORWARD << AR8216_PORT_CTRL_STATE_S));
  676. ar8xxx_rmw(priv, AR8236_REG_PORT_VLAN(port),
  677. AR8236_PORT_VLAN_DEFAULT_ID,
  678. (pvid << AR8236_PORT_VLAN_DEFAULT_ID_S));
  679. ar8xxx_rmw(priv, AR8236_REG_PORT_VLAN2(port),
  680. AR8236_PORT_VLAN2_VLAN_MODE |
  681. AR8236_PORT_VLAN2_MEMBER,
  682. (ingress << AR8236_PORT_VLAN2_VLAN_MODE_S) |
  683. (members << AR8236_PORT_VLAN2_MEMBER_S));
  684. }
  685. static void
  686. ar8236_init_globals(struct ar8xxx_priv *priv)
  687. {
  688. /* enable jumbo frames */
  689. ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
  690. AR8316_GCTRL_MTU, 9018 + 8 + 2);
  691. /* enable cpu port to receive arp frames */
  692. ar8xxx_reg_set(priv, AR8216_REG_ATU_CTRL,
  693. AR8236_ATU_CTRL_RES);
  694. /* enable cpu port to receive multicast and broadcast frames */
  695. ar8xxx_reg_set(priv, AR8216_REG_FLOOD_MASK,
  696. AR8236_FM_CPU_BROADCAST_EN | AR8236_FM_CPU_BCAST_FWD_EN);
  697. /* Enable MIB counters */
  698. ar8xxx_rmw(priv, AR8216_REG_MIB_FUNC, AR8216_MIB_FUNC | AR8236_MIB_EN,
  699. (AR8216_MIB_FUNC_NO_OP << AR8216_MIB_FUNC_S) |
  700. AR8236_MIB_EN);
  701. }
  702. static int
  703. ar8316_hw_init(struct ar8xxx_priv *priv)
  704. {
  705. u32 val, newval;
  706. val = ar8xxx_read(priv, AR8316_REG_POSTRIP);
  707. if (priv->phy->interface == PHY_INTERFACE_MODE_RGMII) {
  708. if (priv->port4_phy) {
  709. /* value taken from Ubiquiti RouterStation Pro */
  710. newval = 0x81461bea;
  711. pr_info("ar8316: Using port 4 as PHY\n");
  712. } else {
  713. newval = 0x01261be2;
  714. pr_info("ar8316: Using port 4 as switch port\n");
  715. }
  716. } else if (priv->phy->interface == PHY_INTERFACE_MODE_GMII) {
  717. /* value taken from AVM Fritz!Box 7390 sources */
  718. newval = 0x010e5b71;
  719. } else {
  720. /* no known value for phy interface */
  721. pr_err("ar8316: unsupported mii mode: %d.\n",
  722. priv->phy->interface);
  723. return -EINVAL;
  724. }
  725. if (val == newval)
  726. goto out;
  727. ar8xxx_write(priv, AR8316_REG_POSTRIP, newval);
  728. if (priv->port4_phy &&
  729. priv->phy->interface == PHY_INTERFACE_MODE_RGMII) {
  730. /* work around for phy4 rgmii mode */
  731. ar8xxx_phy_dbg_write(priv, 4, 0x12, 0x480c);
  732. /* rx delay */
  733. ar8xxx_phy_dbg_write(priv, 4, 0x0, 0x824e);
  734. /* tx delay */
  735. ar8xxx_phy_dbg_write(priv, 4, 0x5, 0x3d47);
  736. msleep(1000);
  737. }
  738. ar8xxx_phy_init(priv);
  739. out:
  740. priv->initialized = true;
  741. return 0;
  742. }
  743. static void
  744. ar8316_init_globals(struct ar8xxx_priv *priv)
  745. {
  746. /* standard atheros magic */
  747. ar8xxx_write(priv, 0x38, 0xc000050e);
  748. /* enable cpu port to receive multicast and broadcast frames */
  749. ar8xxx_write(priv, AR8216_REG_FLOOD_MASK, 0x003f003f);
  750. /* enable jumbo frames */
  751. ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
  752. AR8316_GCTRL_MTU, 9018 + 8 + 2);
  753. /* Enable MIB counters */
  754. ar8xxx_rmw(priv, AR8216_REG_MIB_FUNC, AR8216_MIB_FUNC | AR8236_MIB_EN,
  755. (AR8216_MIB_FUNC_NO_OP << AR8216_MIB_FUNC_S) |
  756. AR8236_MIB_EN);
  757. }
  758. int
  759. ar8xxx_sw_set_vlan(struct switch_dev *dev, const struct switch_attr *attr,
  760. struct switch_val *val)
  761. {
  762. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  763. priv->vlan = !!val->value.i;
  764. return 0;
  765. }
  766. int
  767. ar8xxx_sw_get_vlan(struct switch_dev *dev, const struct switch_attr *attr,
  768. struct switch_val *val)
  769. {
  770. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  771. val->value.i = priv->vlan;
  772. return 0;
  773. }
  774. int
  775. ar8xxx_sw_set_pvid(struct switch_dev *dev, int port, int vlan)
  776. {
  777. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  778. /* make sure no invalid PVIDs get set */
  779. if (vlan >= dev->vlans)
  780. return -EINVAL;
  781. priv->pvid[port] = vlan;
  782. return 0;
  783. }
  784. int
  785. ar8xxx_sw_get_pvid(struct switch_dev *dev, int port, int *vlan)
  786. {
  787. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  788. *vlan = priv->pvid[port];
  789. return 0;
  790. }
  791. static int
  792. ar8xxx_sw_set_vid(struct switch_dev *dev, const struct switch_attr *attr,
  793. struct switch_val *val)
  794. {
  795. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  796. priv->vlan_id[val->port_vlan] = val->value.i;
  797. return 0;
  798. }
  799. static int
  800. ar8xxx_sw_get_vid(struct switch_dev *dev, const struct switch_attr *attr,
  801. struct switch_val *val)
  802. {
  803. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  804. val->value.i = priv->vlan_id[val->port_vlan];
  805. return 0;
  806. }
  807. int
  808. ar8xxx_sw_get_port_link(struct switch_dev *dev, int port,
  809. struct switch_port_link *link)
  810. {
  811. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  812. ar8216_read_port_link(priv, port, link);
  813. return 0;
  814. }
  815. static int
  816. ar8xxx_sw_get_ports(struct switch_dev *dev, struct switch_val *val)
  817. {
  818. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  819. u8 ports = priv->vlan_table[val->port_vlan];
  820. int i;
  821. val->len = 0;
  822. for (i = 0; i < dev->ports; i++) {
  823. struct switch_port *p;
  824. if (!(ports & (1 << i)))
  825. continue;
  826. p = &val->value.ports[val->len++];
  827. p->id = i;
  828. if (priv->vlan_tagged & (1 << i))
  829. p->flags = (1 << SWITCH_PORT_FLAG_TAGGED);
  830. else
  831. p->flags = 0;
  832. }
  833. return 0;
  834. }
  835. static int
  836. ar8xxx_sw_set_ports(struct switch_dev *dev, struct switch_val *val)
  837. {
  838. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  839. u8 *vt = &priv->vlan_table[val->port_vlan];
  840. int i, j;
  841. *vt = 0;
  842. for (i = 0; i < val->len; i++) {
  843. struct switch_port *p = &val->value.ports[i];
  844. if (p->flags & (1 << SWITCH_PORT_FLAG_TAGGED)) {
  845. priv->vlan_tagged |= (1 << p->id);
  846. } else {
  847. priv->vlan_tagged &= ~(1 << p->id);
  848. priv->pvid[p->id] = val->port_vlan;
  849. /* make sure that an untagged port does not
  850. * appear in other vlans */
  851. for (j = 0; j < AR8X16_MAX_VLANS; j++) {
  852. if (j == val->port_vlan)
  853. continue;
  854. priv->vlan_table[j] &= ~(1 << p->id);
  855. }
  856. }
  857. *vt |= 1 << p->id;
  858. }
  859. return 0;
  860. }
  861. static void
  862. ar8216_set_mirror_regs(struct ar8xxx_priv *priv)
  863. {
  864. int port;
  865. /* reset all mirror registers */
  866. ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CPUPORT,
  867. AR8216_GLOBAL_CPUPORT_MIRROR_PORT,
  868. (0xF << AR8216_GLOBAL_CPUPORT_MIRROR_PORT_S));
  869. for (port = 0; port < AR8216_NUM_PORTS; port++) {
  870. ar8xxx_reg_clear(priv, AR8216_REG_PORT_CTRL(port),
  871. AR8216_PORT_CTRL_MIRROR_RX);
  872. ar8xxx_reg_clear(priv, AR8216_REG_PORT_CTRL(port),
  873. AR8216_PORT_CTRL_MIRROR_TX);
  874. }
  875. /* now enable mirroring if necessary */
  876. if (priv->source_port >= AR8216_NUM_PORTS ||
  877. priv->monitor_port >= AR8216_NUM_PORTS ||
  878. priv->source_port == priv->monitor_port) {
  879. return;
  880. }
  881. ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CPUPORT,
  882. AR8216_GLOBAL_CPUPORT_MIRROR_PORT,
  883. (priv->monitor_port << AR8216_GLOBAL_CPUPORT_MIRROR_PORT_S));
  884. if (priv->mirror_rx)
  885. ar8xxx_reg_set(priv, AR8216_REG_PORT_CTRL(priv->source_port),
  886. AR8216_PORT_CTRL_MIRROR_RX);
  887. if (priv->mirror_tx)
  888. ar8xxx_reg_set(priv, AR8216_REG_PORT_CTRL(priv->source_port),
  889. AR8216_PORT_CTRL_MIRROR_TX);
  890. }
  891. int
  892. ar8xxx_sw_hw_apply(struct switch_dev *dev)
  893. {
  894. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  895. u8 portmask[AR8X16_MAX_PORTS];
  896. int i, j;
  897. mutex_lock(&priv->reg_mutex);
  898. /* flush all vlan translation unit entries */
  899. priv->chip->vtu_flush(priv);
  900. memset(portmask, 0, sizeof(portmask));
  901. if (!priv->init) {
  902. /* calculate the port destination masks and load vlans
  903. * into the vlan translation unit */
  904. for (j = 0; j < AR8X16_MAX_VLANS; j++) {
  905. u8 vp = priv->vlan_table[j];
  906. if (!vp)
  907. continue;
  908. for (i = 0; i < dev->ports; i++) {
  909. u8 mask = (1 << i);
  910. if (vp & mask)
  911. portmask[i] |= vp & ~mask;
  912. }
  913. priv->chip->vtu_load_vlan(priv, priv->vlan_id[j],
  914. priv->vlan_table[j]);
  915. }
  916. } else {
  917. /* vlan disabled:
  918. * isolate all ports, but connect them to the cpu port */
  919. for (i = 0; i < dev->ports; i++) {
  920. if (i == AR8216_PORT_CPU)
  921. continue;
  922. portmask[i] = 1 << AR8216_PORT_CPU;
  923. portmask[AR8216_PORT_CPU] |= (1 << i);
  924. }
  925. }
  926. /* update the port destination mask registers and tag settings */
  927. for (i = 0; i < dev->ports; i++) {
  928. priv->chip->setup_port(priv, i, portmask[i]);
  929. }
  930. priv->chip->set_mirror_regs(priv);
  931. mutex_unlock(&priv->reg_mutex);
  932. return 0;
  933. }
  934. int
  935. ar8xxx_sw_reset_switch(struct switch_dev *dev)
  936. {
  937. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  938. const struct ar8xxx_chip *chip = priv->chip;
  939. int i;
  940. mutex_lock(&priv->reg_mutex);
  941. memset(&priv->vlan, 0, sizeof(struct ar8xxx_priv) -
  942. offsetof(struct ar8xxx_priv, vlan));
  943. for (i = 0; i < AR8X16_MAX_VLANS; i++)
  944. priv->vlan_id[i] = i;
  945. /* Configure all ports */
  946. for (i = 0; i < dev->ports; i++)
  947. chip->init_port(priv, i);
  948. priv->mirror_rx = false;
  949. priv->mirror_tx = false;
  950. priv->source_port = 0;
  951. priv->monitor_port = 0;
  952. chip->init_globals(priv);
  953. mutex_unlock(&priv->reg_mutex);
  954. return chip->sw_hw_apply(dev);
  955. }
  956. int
  957. ar8xxx_sw_set_reset_mibs(struct switch_dev *dev,
  958. const struct switch_attr *attr,
  959. struct switch_val *val)
  960. {
  961. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  962. unsigned int len;
  963. int ret;
  964. if (!ar8xxx_has_mib_counters(priv))
  965. return -EOPNOTSUPP;
  966. mutex_lock(&priv->mib_lock);
  967. len = priv->dev.ports * priv->chip->num_mibs *
  968. sizeof(*priv->mib_stats);
  969. memset(priv->mib_stats, '\0', len);
  970. ret = ar8xxx_mib_flush(priv);
  971. if (ret)
  972. goto unlock;
  973. ret = 0;
  974. unlock:
  975. mutex_unlock(&priv->mib_lock);
  976. return ret;
  977. }
  978. int
  979. ar8xxx_sw_set_mirror_rx_enable(struct switch_dev *dev,
  980. const struct switch_attr *attr,
  981. struct switch_val *val)
  982. {
  983. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  984. mutex_lock(&priv->reg_mutex);
  985. priv->mirror_rx = !!val->value.i;
  986. priv->chip->set_mirror_regs(priv);
  987. mutex_unlock(&priv->reg_mutex);
  988. return 0;
  989. }
  990. int
  991. ar8xxx_sw_get_mirror_rx_enable(struct switch_dev *dev,
  992. const struct switch_attr *attr,
  993. struct switch_val *val)
  994. {
  995. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  996. val->value.i = priv->mirror_rx;
  997. return 0;
  998. }
  999. int
  1000. ar8xxx_sw_set_mirror_tx_enable(struct switch_dev *dev,
  1001. const struct switch_attr *attr,
  1002. struct switch_val *val)
  1003. {
  1004. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1005. mutex_lock(&priv->reg_mutex);
  1006. priv->mirror_tx = !!val->value.i;
  1007. priv->chip->set_mirror_regs(priv);
  1008. mutex_unlock(&priv->reg_mutex);
  1009. return 0;
  1010. }
  1011. int
  1012. ar8xxx_sw_get_mirror_tx_enable(struct switch_dev *dev,
  1013. const struct switch_attr *attr,
  1014. struct switch_val *val)
  1015. {
  1016. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1017. val->value.i = priv->mirror_tx;
  1018. return 0;
  1019. }
  1020. int
  1021. ar8xxx_sw_set_mirror_monitor_port(struct switch_dev *dev,
  1022. const struct switch_attr *attr,
  1023. struct switch_val *val)
  1024. {
  1025. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1026. mutex_lock(&priv->reg_mutex);
  1027. priv->monitor_port = val->value.i;
  1028. priv->chip->set_mirror_regs(priv);
  1029. mutex_unlock(&priv->reg_mutex);
  1030. return 0;
  1031. }
  1032. int
  1033. ar8xxx_sw_get_mirror_monitor_port(struct switch_dev *dev,
  1034. const struct switch_attr *attr,
  1035. struct switch_val *val)
  1036. {
  1037. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1038. val->value.i = priv->monitor_port;
  1039. return 0;
  1040. }
  1041. int
  1042. ar8xxx_sw_set_mirror_source_port(struct switch_dev *dev,
  1043. const struct switch_attr *attr,
  1044. struct switch_val *val)
  1045. {
  1046. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1047. mutex_lock(&priv->reg_mutex);
  1048. priv->source_port = val->value.i;
  1049. priv->chip->set_mirror_regs(priv);
  1050. mutex_unlock(&priv->reg_mutex);
  1051. return 0;
  1052. }
  1053. int
  1054. ar8xxx_sw_get_mirror_source_port(struct switch_dev *dev,
  1055. const struct switch_attr *attr,
  1056. struct switch_val *val)
  1057. {
  1058. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1059. val->value.i = priv->source_port;
  1060. return 0;
  1061. }
  1062. int
  1063. ar8xxx_sw_set_port_reset_mib(struct switch_dev *dev,
  1064. const struct switch_attr *attr,
  1065. struct switch_val *val)
  1066. {
  1067. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1068. int port;
  1069. int ret;
  1070. if (!ar8xxx_has_mib_counters(priv))
  1071. return -EOPNOTSUPP;
  1072. port = val->port_vlan;
  1073. if (port >= dev->ports)
  1074. return -EINVAL;
  1075. mutex_lock(&priv->mib_lock);
  1076. ret = ar8xxx_mib_capture(priv);
  1077. if (ret)
  1078. goto unlock;
  1079. ar8xxx_mib_fetch_port_stat(priv, port, true);
  1080. ret = 0;
  1081. unlock:
  1082. mutex_unlock(&priv->mib_lock);
  1083. return ret;
  1084. }
  1085. int
  1086. ar8xxx_sw_get_port_mib(struct switch_dev *dev,
  1087. const struct switch_attr *attr,
  1088. struct switch_val *val)
  1089. {
  1090. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1091. const struct ar8xxx_chip *chip = priv->chip;
  1092. u64 *mib_stats;
  1093. int port;
  1094. int ret;
  1095. char *buf = priv->buf;
  1096. int i, len = 0;
  1097. if (!ar8xxx_has_mib_counters(priv))
  1098. return -EOPNOTSUPP;
  1099. port = val->port_vlan;
  1100. if (port >= dev->ports)
  1101. return -EINVAL;
  1102. mutex_lock(&priv->mib_lock);
  1103. ret = ar8xxx_mib_capture(priv);
  1104. if (ret)
  1105. goto unlock;
  1106. ar8xxx_mib_fetch_port_stat(priv, port, false);
  1107. len += snprintf(buf + len, sizeof(priv->buf) - len,
  1108. "Port %d MIB counters\n",
  1109. port);
  1110. mib_stats = &priv->mib_stats[port * chip->num_mibs];
  1111. for (i = 0; i < chip->num_mibs; i++)
  1112. len += snprintf(buf + len, sizeof(priv->buf) - len,
  1113. "%-12s: %llu\n",
  1114. chip->mib_decs[i].name,
  1115. mib_stats[i]);
  1116. val->value.s = buf;
  1117. val->len = len;
  1118. ret = 0;
  1119. unlock:
  1120. mutex_unlock(&priv->mib_lock);
  1121. return ret;
  1122. }
  1123. int
  1124. ar8xxx_sw_get_arl_table(struct switch_dev *dev,
  1125. const struct switch_attr *attr,
  1126. struct switch_val *val)
  1127. {
  1128. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1129. struct mii_bus *bus = priv->mii_bus;
  1130. const struct ar8xxx_chip *chip = priv->chip;
  1131. char *buf = priv->arl_buf;
  1132. int i, j, k, len = 0;
  1133. struct arl_entry *a, *a1;
  1134. u32 status;
  1135. if (!chip->get_arl_entry)
  1136. return -EOPNOTSUPP;
  1137. mutex_lock(&priv->reg_mutex);
  1138. mutex_lock(&bus->mdio_lock);
  1139. chip->get_arl_entry(priv, NULL, NULL, AR8XXX_ARL_INITIALIZE);
  1140. for(i = 0; i < AR8XXX_NUM_ARL_RECORDS; ++i) {
  1141. a = &priv->arl_table[i];
  1142. duplicate:
  1143. chip->get_arl_entry(priv, a, &status, AR8XXX_ARL_GET_NEXT);
  1144. if (!status)
  1145. break;
  1146. /* avoid duplicates
  1147. * ARL table can include multiple valid entries
  1148. * per MAC, just with differing status codes
  1149. */
  1150. for (j = 0; j < i; ++j) {
  1151. a1 = &priv->arl_table[j];
  1152. if (a->port == a1->port && !memcmp(a->mac, a1->mac, sizeof(a->mac)))
  1153. goto duplicate;
  1154. }
  1155. }
  1156. mutex_unlock(&bus->mdio_lock);
  1157. len += snprintf(buf + len, sizeof(priv->arl_buf) - len,
  1158. "address resolution table\n");
  1159. if (i == AR8XXX_NUM_ARL_RECORDS)
  1160. len += snprintf(buf + len, sizeof(priv->arl_buf) - len,
  1161. "Too many entries found, displaying the first %d only!\n",
  1162. AR8XXX_NUM_ARL_RECORDS);
  1163. for (j = 0; j < priv->dev.ports; ++j) {
  1164. for (k = 0; k < i; ++k) {
  1165. a = &priv->arl_table[k];
  1166. if (a->port != j)
  1167. continue;
  1168. len += snprintf(buf + len, sizeof(priv->arl_buf) - len,
  1169. "Port %d: MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
  1170. j,
  1171. a->mac[5], a->mac[4], a->mac[3],
  1172. a->mac[2], a->mac[1], a->mac[0]);
  1173. }
  1174. }
  1175. val->value.s = buf;
  1176. val->len = len;
  1177. mutex_unlock(&priv->reg_mutex);
  1178. return 0;
  1179. }
  1180. int
  1181. ar8xxx_sw_set_flush_arl_table(struct switch_dev *dev,
  1182. const struct switch_attr *attr,
  1183. struct switch_val *val)
  1184. {
  1185. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1186. int ret;
  1187. mutex_lock(&priv->reg_mutex);
  1188. ret = priv->chip->atu_flush(priv);
  1189. mutex_unlock(&priv->reg_mutex);
  1190. return ret;
  1191. }
  1192. int
  1193. ar8xxx_sw_set_flush_port_arl_table(struct switch_dev *dev,
  1194. const struct switch_attr *attr,
  1195. struct switch_val *val)
  1196. {
  1197. struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
  1198. int port, ret;
  1199. port = val->port_vlan;
  1200. if (port >= dev->ports)
  1201. return -EINVAL;
  1202. mutex_lock(&priv->reg_mutex);
  1203. ret = priv->chip->atu_flush_port(priv, port);
  1204. mutex_unlock(&priv->reg_mutex);
  1205. return ret;
  1206. }
  1207. static const struct switch_attr ar8xxx_sw_attr_globals[] = {
  1208. {
  1209. .type = SWITCH_TYPE_INT,
  1210. .name = "enable_vlan",
  1211. .description = "Enable VLAN mode",
  1212. .set = ar8xxx_sw_set_vlan,
  1213. .get = ar8xxx_sw_get_vlan,
  1214. .max = 1
  1215. },
  1216. {
  1217. .type = SWITCH_TYPE_NOVAL,
  1218. .name = "reset_mibs",
  1219. .description = "Reset all MIB counters",
  1220. .set = ar8xxx_sw_set_reset_mibs,
  1221. },
  1222. {
  1223. .type = SWITCH_TYPE_INT,
  1224. .name = "enable_mirror_rx",
  1225. .description = "Enable mirroring of RX packets",
  1226. .set = ar8xxx_sw_set_mirror_rx_enable,
  1227. .get = ar8xxx_sw_get_mirror_rx_enable,
  1228. .max = 1
  1229. },
  1230. {
  1231. .type = SWITCH_TYPE_INT,
  1232. .name = "enable_mirror_tx",
  1233. .description = "Enable mirroring of TX packets",
  1234. .set = ar8xxx_sw_set_mirror_tx_enable,
  1235. .get = ar8xxx_sw_get_mirror_tx_enable,
  1236. .max = 1
  1237. },
  1238. {
  1239. .type = SWITCH_TYPE_INT,
  1240. .name = "mirror_monitor_port",
  1241. .description = "Mirror monitor port",
  1242. .set = ar8xxx_sw_set_mirror_monitor_port,
  1243. .get = ar8xxx_sw_get_mirror_monitor_port,
  1244. .max = AR8216_NUM_PORTS - 1
  1245. },
  1246. {
  1247. .type = SWITCH_TYPE_INT,
  1248. .name = "mirror_source_port",
  1249. .description = "Mirror source port",
  1250. .set = ar8xxx_sw_set_mirror_source_port,
  1251. .get = ar8xxx_sw_get_mirror_source_port,
  1252. .max = AR8216_NUM_PORTS - 1
  1253. },
  1254. {
  1255. .type = SWITCH_TYPE_STRING,
  1256. .name = "arl_table",
  1257. .description = "Get ARL table",
  1258. .set = NULL,
  1259. .get = ar8xxx_sw_get_arl_table,
  1260. },
  1261. {
  1262. .type = SWITCH_TYPE_NOVAL,
  1263. .name = "flush_arl_table",
  1264. .description = "Flush ARL table",
  1265. .set = ar8xxx_sw_set_flush_arl_table,
  1266. },
  1267. };
  1268. const struct switch_attr ar8xxx_sw_attr_port[] = {
  1269. {
  1270. .type = SWITCH_TYPE_NOVAL,
  1271. .name = "reset_mib",
  1272. .description = "Reset single port MIB counters",
  1273. .set = ar8xxx_sw_set_port_reset_mib,
  1274. },
  1275. {
  1276. .type = SWITCH_TYPE_STRING,
  1277. .name = "mib",
  1278. .description = "Get port's MIB counters",
  1279. .set = NULL,
  1280. .get = ar8xxx_sw_get_port_mib,
  1281. },
  1282. {
  1283. .type = SWITCH_TYPE_NOVAL,
  1284. .name = "flush_arl_table",
  1285. .description = "Flush port's ARL table entries",
  1286. .set = ar8xxx_sw_set_flush_port_arl_table,
  1287. },
  1288. };
  1289. const struct switch_attr ar8xxx_sw_attr_vlan[1] = {
  1290. {
  1291. .type = SWITCH_TYPE_INT,
  1292. .name = "vid",
  1293. .description = "VLAN ID (0-4094)",
  1294. .set = ar8xxx_sw_set_vid,
  1295. .get = ar8xxx_sw_get_vid,
  1296. .max = 4094,
  1297. },
  1298. };
  1299. static const struct switch_dev_ops ar8xxx_sw_ops = {
  1300. .attr_global = {
  1301. .attr = ar8xxx_sw_attr_globals,
  1302. .n_attr = ARRAY_SIZE(ar8xxx_sw_attr_globals),
  1303. },
  1304. .attr_port = {
  1305. .attr = ar8xxx_sw_attr_port,
  1306. .n_attr = ARRAY_SIZE(ar8xxx_sw_attr_port),
  1307. },
  1308. .attr_vlan = {
  1309. .attr = ar8xxx_sw_attr_vlan,
  1310. .n_attr = ARRAY_SIZE(ar8xxx_sw_attr_vlan),
  1311. },
  1312. .get_port_pvid = ar8xxx_sw_get_pvid,
  1313. .set_port_pvid = ar8xxx_sw_set_pvid,
  1314. .get_vlan_ports = ar8xxx_sw_get_ports,
  1315. .set_vlan_ports = ar8xxx_sw_set_ports,
  1316. .apply_config = ar8xxx_sw_hw_apply,
  1317. .reset_switch = ar8xxx_sw_reset_switch,
  1318. .get_port_link = ar8xxx_sw_get_port_link,
  1319. };
  1320. static const struct ar8xxx_chip ar8216_chip = {
  1321. .caps = AR8XXX_CAP_MIB_COUNTERS,
  1322. .reg_port_stats_start = 0x19000,
  1323. .reg_port_stats_length = 0xa0,
  1324. .name = "Atheros AR8216",
  1325. .ports = AR8216_NUM_PORTS,
  1326. .vlans = AR8216_NUM_VLANS,
  1327. .swops = &ar8xxx_sw_ops,
  1328. .hw_init = ar8216_hw_init,
  1329. .init_globals = ar8216_init_globals,
  1330. .init_port = ar8216_init_port,
  1331. .setup_port = ar8216_setup_port,
  1332. .read_port_status = ar8216_read_port_status,
  1333. .atu_flush = ar8216_atu_flush,
  1334. .atu_flush_port = ar8216_atu_flush_port,
  1335. .vtu_flush = ar8216_vtu_flush,
  1336. .vtu_load_vlan = ar8216_vtu_load_vlan,
  1337. .set_mirror_regs = ar8216_set_mirror_regs,
  1338. .get_arl_entry = ar8216_get_arl_entry,
  1339. .sw_hw_apply = ar8xxx_sw_hw_apply,
  1340. .num_mibs = ARRAY_SIZE(ar8216_mibs),
  1341. .mib_decs = ar8216_mibs,
  1342. .mib_func = AR8216_REG_MIB_FUNC
  1343. };
  1344. static const struct ar8xxx_chip ar8236_chip = {
  1345. .caps = AR8XXX_CAP_MIB_COUNTERS,
  1346. .reg_port_stats_start = 0x20000,
  1347. .reg_port_stats_length = 0x100,
  1348. .name = "Atheros AR8236",
  1349. .ports = AR8216_NUM_PORTS,
  1350. .vlans = AR8216_NUM_VLANS,
  1351. .swops = &ar8xxx_sw_ops,
  1352. .hw_init = ar8216_hw_init,
  1353. .init_globals = ar8236_init_globals,
  1354. .init_port = ar8216_init_port,
  1355. .setup_port = ar8236_setup_port,
  1356. .read_port_status = ar8216_read_port_status,
  1357. .atu_flush = ar8216_atu_flush,
  1358. .atu_flush_port = ar8216_atu_flush_port,
  1359. .vtu_flush = ar8216_vtu_flush,
  1360. .vtu_load_vlan = ar8216_vtu_load_vlan,
  1361. .set_mirror_regs = ar8216_set_mirror_regs,
  1362. .get_arl_entry = ar8216_get_arl_entry,
  1363. .sw_hw_apply = ar8xxx_sw_hw_apply,
  1364. .num_mibs = ARRAY_SIZE(ar8236_mibs),
  1365. .mib_decs = ar8236_mibs,
  1366. .mib_func = AR8216_REG_MIB_FUNC
  1367. };
  1368. static const struct ar8xxx_chip ar8316_chip = {
  1369. .caps = AR8XXX_CAP_GIGE | AR8XXX_CAP_MIB_COUNTERS,
  1370. .reg_port_stats_start = 0x20000,
  1371. .reg_port_stats_length = 0x100,
  1372. .name = "Atheros AR8316",
  1373. .ports = AR8216_NUM_PORTS,
  1374. .vlans = AR8X16_MAX_VLANS,
  1375. .swops = &ar8xxx_sw_ops,
  1376. .hw_init = ar8316_hw_init,
  1377. .init_globals = ar8316_init_globals,
  1378. .init_port = ar8216_init_port,
  1379. .setup_port = ar8216_setup_port,
  1380. .read_port_status = ar8216_read_port_status,
  1381. .atu_flush = ar8216_atu_flush,
  1382. .atu_flush_port = ar8216_atu_flush_port,
  1383. .vtu_flush = ar8216_vtu_flush,
  1384. .vtu_load_vlan = ar8216_vtu_load_vlan,
  1385. .set_mirror_regs = ar8216_set_mirror_regs,
  1386. .get_arl_entry = ar8216_get_arl_entry,
  1387. .sw_hw_apply = ar8xxx_sw_hw_apply,
  1388. .num_mibs = ARRAY_SIZE(ar8236_mibs),
  1389. .mib_decs = ar8236_mibs,
  1390. .mib_func = AR8216_REG_MIB_FUNC
  1391. };
  1392. static int
  1393. ar8xxx_id_chip(struct ar8xxx_priv *priv)
  1394. {
  1395. u32 val;
  1396. u16 id;
  1397. int i;
  1398. val = ar8xxx_read(priv, AR8216_REG_CTRL);
  1399. if (val == ~0)
  1400. return -ENODEV;
  1401. id = val & (AR8216_CTRL_REVISION | AR8216_CTRL_VERSION);
  1402. for (i = 0; i < AR8X16_PROBE_RETRIES; i++) {
  1403. u16 t;
  1404. val = ar8xxx_read(priv, AR8216_REG_CTRL);
  1405. if (val == ~0)
  1406. return -ENODEV;
  1407. t = val & (AR8216_CTRL_REVISION | AR8216_CTRL_VERSION);
  1408. if (t != id)
  1409. return -ENODEV;
  1410. }
  1411. priv->chip_ver = (id & AR8216_CTRL_VERSION) >> AR8216_CTRL_VERSION_S;
  1412. priv->chip_rev = (id & AR8216_CTRL_REVISION);
  1413. switch (priv->chip_ver) {
  1414. case AR8XXX_VER_AR8216:
  1415. priv->chip = &ar8216_chip;
  1416. break;
  1417. case AR8XXX_VER_AR8236:
  1418. priv->chip = &ar8236_chip;
  1419. break;
  1420. case AR8XXX_VER_AR8316:
  1421. priv->chip = &ar8316_chip;
  1422. break;
  1423. case AR8XXX_VER_AR8327:
  1424. priv->chip = &ar8327_chip;
  1425. break;
  1426. case AR8XXX_VER_AR8337:
  1427. priv->chip = &ar8337_chip;
  1428. break;
  1429. default:
  1430. pr_err("ar8216: Unknown Atheros device [ver=%d, rev=%d]\n",
  1431. priv->chip_ver, priv->chip_rev);
  1432. return -ENODEV;
  1433. }
  1434. return 0;
  1435. }
  1436. static void
  1437. ar8xxx_mib_work_func(struct work_struct *work)
  1438. {
  1439. struct ar8xxx_priv *priv;
  1440. int err;
  1441. priv = container_of(work, struct ar8xxx_priv, mib_work.work);
  1442. mutex_lock(&priv->mib_lock);
  1443. err = ar8xxx_mib_capture(priv);
  1444. if (err)
  1445. goto next_port;
  1446. ar8xxx_mib_fetch_port_stat(priv, priv->mib_next_port, false);
  1447. next_port:
  1448. priv->mib_next_port++;
  1449. if (priv->mib_next_port >= priv->dev.ports)
  1450. priv->mib_next_port = 0;
  1451. mutex_unlock(&priv->mib_lock);
  1452. schedule_delayed_work(&priv->mib_work,
  1453. msecs_to_jiffies(AR8XXX_MIB_WORK_DELAY));
  1454. }
  1455. static int
  1456. ar8xxx_mib_init(struct ar8xxx_priv *priv)
  1457. {
  1458. unsigned int len;
  1459. if (!ar8xxx_has_mib_counters(priv))
  1460. return 0;
  1461. BUG_ON(!priv->chip->mib_decs || !priv->chip->num_mibs);
  1462. len = priv->dev.ports * priv->chip->num_mibs *
  1463. sizeof(*priv->mib_stats);
  1464. priv->mib_stats = kzalloc(len, GFP_KERNEL);
  1465. if (!priv->mib_stats)
  1466. return -ENOMEM;
  1467. return 0;
  1468. }
  1469. static void
  1470. ar8xxx_mib_start(struct ar8xxx_priv *priv)
  1471. {
  1472. if (!ar8xxx_has_mib_counters(priv))
  1473. return;
  1474. schedule_delayed_work(&priv->mib_work,
  1475. msecs_to_jiffies(AR8XXX_MIB_WORK_DELAY));
  1476. }
  1477. static void
  1478. ar8xxx_mib_stop(struct ar8xxx_priv *priv)
  1479. {
  1480. if (!ar8xxx_has_mib_counters(priv))
  1481. return;
  1482. cancel_delayed_work(&priv->mib_work);
  1483. }
  1484. static struct ar8xxx_priv *
  1485. ar8xxx_create(void)
  1486. {
  1487. struct ar8xxx_priv *priv;
  1488. priv = kzalloc(sizeof(struct ar8xxx_priv), GFP_KERNEL);
  1489. if (priv == NULL)
  1490. return NULL;
  1491. mutex_init(&priv->reg_mutex);
  1492. mutex_init(&priv->mib_lock);
  1493. INIT_DELAYED_WORK(&priv->mib_work, ar8xxx_mib_work_func);
  1494. return priv;
  1495. }
  1496. static void
  1497. ar8xxx_free(struct ar8xxx_priv *priv)
  1498. {
  1499. if (priv->chip && priv->chip->cleanup)
  1500. priv->chip->cleanup(priv);
  1501. kfree(priv->chip_data);
  1502. kfree(priv->mib_stats);
  1503. kfree(priv);
  1504. }
  1505. static int
  1506. ar8xxx_probe_switch(struct ar8xxx_priv *priv)
  1507. {
  1508. const struct ar8xxx_chip *chip;
  1509. struct switch_dev *swdev;
  1510. int ret;
  1511. ret = ar8xxx_id_chip(priv);
  1512. if (ret)
  1513. return ret;
  1514. chip = priv->chip;
  1515. swdev = &priv->dev;
  1516. swdev->cpu_port = AR8216_PORT_CPU;
  1517. swdev->name = chip->name;
  1518. swdev->vlans = chip->vlans;
  1519. swdev->ports = chip->ports;
  1520. swdev->ops = chip->swops;
  1521. ret = ar8xxx_mib_init(priv);
  1522. if (ret)
  1523. return ret;
  1524. return 0;
  1525. }
  1526. static int
  1527. ar8xxx_start(struct ar8xxx_priv *priv)
  1528. {
  1529. int ret;
  1530. priv->init = true;
  1531. ret = priv->chip->hw_init(priv);
  1532. if (ret)
  1533. return ret;
  1534. ret = ar8xxx_sw_reset_switch(&priv->dev);
  1535. if (ret)
  1536. return ret;
  1537. priv->init = false;
  1538. ar8xxx_mib_start(priv);
  1539. return 0;
  1540. }
  1541. static int
  1542. ar8xxx_phy_config_init(struct phy_device *phydev)
  1543. {
  1544. struct ar8xxx_priv *priv = phydev->priv;
  1545. struct net_device *dev = phydev->attached_dev;
  1546. int ret;
  1547. if (WARN_ON(!priv))
  1548. return -ENODEV;
  1549. if (priv->chip->config_at_probe)
  1550. return ar8xxx_phy_check_aneg(phydev);
  1551. priv->phy = phydev;
  1552. if (phydev->addr != 0) {
  1553. if (chip_is_ar8316(priv)) {
  1554. /* switch device has been initialized, reinit */
  1555. priv->dev.ports = (AR8216_NUM_PORTS - 1);
  1556. priv->initialized = false;
  1557. priv->port4_phy = true;
  1558. ar8316_hw_init(priv);
  1559. return 0;
  1560. }
  1561. return 0;
  1562. }
  1563. ret = ar8xxx_start(priv);
  1564. if (ret)
  1565. return ret;
  1566. /* VID fixup only needed on ar8216 */
  1567. if (chip_is_ar8216(priv)) {
  1568. dev->phy_ptr = priv;
  1569. dev->priv_flags |= IFF_NO_IP_ALIGN;
  1570. dev->eth_mangle_rx = ar8216_mangle_rx;
  1571. dev->eth_mangle_tx = ar8216_mangle_tx;
  1572. }
  1573. return 0;
  1574. }
  1575. static bool
  1576. ar8xxx_check_link_states(struct ar8xxx_priv *priv)
  1577. {
  1578. bool link_new, changed = false;
  1579. u32 status;
  1580. int i;
  1581. mutex_lock(&priv->reg_mutex);
  1582. for (i = 0; i < priv->dev.ports; i++) {
  1583. status = priv->chip->read_port_status(priv, i);
  1584. link_new = !!(status & AR8216_PORT_STATUS_LINK_UP);
  1585. if (link_new == priv->link_up[i])
  1586. continue;
  1587. priv->link_up[i] = link_new;
  1588. changed = true;
  1589. /* flush ARL entries for this port if it went down*/
  1590. if (!link_new)
  1591. priv->chip->atu_flush_port(priv, i);
  1592. dev_info(&priv->phy->dev, "Port %d is %s\n",
  1593. i, link_new ? "up" : "down");
  1594. }
  1595. mutex_unlock(&priv->reg_mutex);
  1596. return changed;
  1597. }
  1598. static int
  1599. ar8xxx_phy_read_status(struct phy_device *phydev)
  1600. {
  1601. struct ar8xxx_priv *priv = phydev->priv;
  1602. struct switch_port_link link;
  1603. /* check for switch port link changes */
  1604. if (phydev->state == PHY_CHANGELINK)
  1605. ar8xxx_check_link_states(priv);
  1606. if (phydev->addr != 0)
  1607. return genphy_read_status(phydev);
  1608. ar8216_read_port_link(priv, phydev->addr, &link);
  1609. phydev->link = !!link.link;
  1610. if (!phydev->link)
  1611. return 0;
  1612. switch (link.speed) {
  1613. case SWITCH_PORT_SPEED_10:
  1614. phydev->speed = SPEED_10;
  1615. break;
  1616. case SWITCH_PORT_SPEED_100:
  1617. phydev->speed = SPEED_100;
  1618. break;
  1619. case SWITCH_PORT_SPEED_1000:
  1620. phydev->speed = SPEED_1000;
  1621. break;
  1622. default:
  1623. phydev->speed = 0;
  1624. }
  1625. phydev->duplex = link.duplex ? DUPLEX_FULL : DUPLEX_HALF;
  1626. phydev->state = PHY_RUNNING;
  1627. netif_carrier_on(phydev->attached_dev);
  1628. phydev->adjust_link(phydev->attached_dev);
  1629. return 0;
  1630. }
  1631. static int
  1632. ar8xxx_phy_config_aneg(struct phy_device *phydev)
  1633. {
  1634. if (phydev->addr == 0)
  1635. return 0;
  1636. return genphy_config_aneg(phydev);
  1637. }
  1638. static const u32 ar8xxx_phy_ids[] = {
  1639. 0x004dd033,
  1640. 0x004dd034, /* AR8327 */
  1641. 0x004dd036, /* AR8337 */
  1642. 0x004dd041,
  1643. 0x004dd042,
  1644. 0x004dd043, /* AR8236 */
  1645. };
  1646. static bool
  1647. ar8xxx_phy_match(u32 phy_id)
  1648. {
  1649. int i;
  1650. for (i = 0; i < ARRAY_SIZE(ar8xxx_phy_ids); i++)
  1651. if (phy_id == ar8xxx_phy_ids[i])
  1652. return true;
  1653. return false;
  1654. }
  1655. static bool
  1656. ar8xxx_is_possible(struct mii_bus *bus)
  1657. {
  1658. unsigned i;
  1659. for (i = 0; i < 4; i++) {
  1660. u32 phy_id;
  1661. phy_id = mdiobus_read(bus, i, MII_PHYSID1) << 16;
  1662. phy_id |= mdiobus_read(bus, i, MII_PHYSID2);
  1663. if (!ar8xxx_phy_match(phy_id)) {
  1664. pr_debug("ar8xxx: unknown PHY at %s:%02x id:%08x\n",
  1665. dev_name(&bus->dev), i, phy_id);
  1666. return false;
  1667. }
  1668. }
  1669. return true;
  1670. }
  1671. static int
  1672. ar8xxx_phy_probe(struct phy_device *phydev)
  1673. {
  1674. struct ar8xxx_priv *priv;
  1675. struct switch_dev *swdev;
  1676. int ret;
  1677. /* skip PHYs at unused adresses */
  1678. if (phydev->addr != 0 && phydev->addr != 4)
  1679. return -ENODEV;
  1680. if (!ar8xxx_is_possible(phydev->bus))
  1681. return -ENODEV;
  1682. mutex_lock(&ar8xxx_dev_list_lock);
  1683. list_for_each_entry(priv, &ar8xxx_dev_list, list)
  1684. if (priv->mii_bus == phydev->bus)
  1685. goto found;
  1686. priv = ar8xxx_create();
  1687. if (priv == NULL) {
  1688. ret = -ENOMEM;
  1689. goto unlock;
  1690. }
  1691. priv->mii_bus = phydev->bus;
  1692. ret = ar8xxx_probe_switch(priv);
  1693. if (ret)
  1694. goto free_priv;
  1695. swdev = &priv->dev;
  1696. swdev->alias = dev_name(&priv->mii_bus->dev);
  1697. ret = register_switch(swdev, NULL);
  1698. if (ret)
  1699. goto free_priv;
  1700. pr_info("%s: %s rev. %u switch registered on %s\n",
  1701. swdev->devname, swdev->name, priv->chip_rev,
  1702. dev_name(&priv->mii_bus->dev));
  1703. found:
  1704. priv->use_count++;
  1705. if (phydev->addr == 0) {
  1706. if (ar8xxx_has_gige(priv)) {
  1707. phydev->supported = SUPPORTED_1000baseT_Full;
  1708. phydev->advertising = ADVERTISED_1000baseT_Full;
  1709. } else {
  1710. phydev->supported = SUPPORTED_100baseT_Full;
  1711. phydev->advertising = ADVERTISED_100baseT_Full;
  1712. }
  1713. if (priv->chip->config_at_probe) {
  1714. priv->phy = phydev;
  1715. ret = ar8xxx_start(priv);
  1716. if (ret)
  1717. goto err_unregister_switch;
  1718. }
  1719. } else {
  1720. if (ar8xxx_has_gige(priv)) {
  1721. phydev->supported |= SUPPORTED_1000baseT_Full;
  1722. phydev->advertising |= ADVERTISED_1000baseT_Full;
  1723. }
  1724. }
  1725. phydev->priv = priv;
  1726. list_add(&priv->list, &ar8xxx_dev_list);
  1727. mutex_unlock(&ar8xxx_dev_list_lock);
  1728. return 0;
  1729. err_unregister_switch:
  1730. if (--priv->use_count)
  1731. goto unlock;
  1732. unregister_switch(&priv->dev);
  1733. free_priv:
  1734. ar8xxx_free(priv);
  1735. unlock:
  1736. mutex_unlock(&ar8xxx_dev_list_lock);
  1737. return ret;
  1738. }
  1739. static void
  1740. ar8xxx_phy_detach(struct phy_device *phydev)
  1741. {
  1742. struct net_device *dev = phydev->attached_dev;
  1743. if (!dev)
  1744. return;
  1745. dev->phy_ptr = NULL;
  1746. dev->priv_flags &= ~IFF_NO_IP_ALIGN;
  1747. dev->eth_mangle_rx = NULL;
  1748. dev->eth_mangle_tx = NULL;
  1749. }
  1750. static void
  1751. ar8xxx_phy_remove(struct phy_device *phydev)
  1752. {
  1753. struct ar8xxx_priv *priv = phydev->priv;
  1754. if (WARN_ON(!priv))
  1755. return;
  1756. phydev->priv = NULL;
  1757. if (--priv->use_count > 0)
  1758. return;
  1759. mutex_lock(&ar8xxx_dev_list_lock);
  1760. list_del(&priv->list);
  1761. mutex_unlock(&ar8xxx_dev_list_lock);
  1762. unregister_switch(&priv->dev);
  1763. ar8xxx_mib_stop(priv);
  1764. ar8xxx_free(priv);
  1765. }
  1766. #if LINUX_VERSION_CODE >= KERNEL_VERSION(3,14,0)
  1767. static int
  1768. ar8xxx_phy_soft_reset(struct phy_device *phydev)
  1769. {
  1770. /* we don't need an extra reset */
  1771. return 0;
  1772. }
  1773. #endif
  1774. static struct phy_driver ar8xxx_phy_driver = {
  1775. .phy_id = 0x004d0000,
  1776. .name = "Atheros AR8216/AR8236/AR8316",
  1777. .phy_id_mask = 0xffff0000,
  1778. .features = PHY_BASIC_FEATURES,
  1779. .probe = ar8xxx_phy_probe,
  1780. .remove = ar8xxx_phy_remove,
  1781. .detach = ar8xxx_phy_detach,
  1782. .config_init = ar8xxx_phy_config_init,
  1783. .config_aneg = ar8xxx_phy_config_aneg,
  1784. .read_status = ar8xxx_phy_read_status,
  1785. #if LINUX_VERSION_CODE >= KERNEL_VERSION(3,14,0)
  1786. .soft_reset = ar8xxx_phy_soft_reset,
  1787. #endif
  1788. .driver = { .owner = THIS_MODULE },
  1789. };
  1790. int __init
  1791. ar8xxx_init(void)
  1792. {
  1793. return phy_driver_register(&ar8xxx_phy_driver);
  1794. }
  1795. void __exit
  1796. ar8xxx_exit(void)
  1797. {
  1798. phy_driver_unregister(&ar8xxx_phy_driver);
  1799. }
  1800. module_init(ar8xxx_init);
  1801. module_exit(ar8xxx_exit);
  1802. MODULE_LICENSE("GPL");