ether8169.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245
  1. /*
  2. * Realtek RTL8110S/8169S.
  3. * Mostly there. There are some magic register values used
  4. * which are not described in any datasheet or driver but seem
  5. * to be necessary.
  6. * No tuning has been done. Only tested on an RTL8110S, there
  7. * are slight differences between the chips in the series so some
  8. * tweaks may be needed.
  9. */
  10. #include "u.h"
  11. #include "../port/lib.h"
  12. #include "mem.h"
  13. #include "dat.h"
  14. #include "fns.h"
  15. #include "io.h"
  16. #include "../port/error.h"
  17. #include "../port/netif.h"
  18. #include "etherif.h"
  19. #include "ethermii.h"
  20. enum { /* registers */
  21. Idr0 = 0x00, /* MAC address */
  22. Mar0 = 0x08, /* Multicast address */
  23. Dtccr = 0x10, /* Dump Tally Counter Command */
  24. Tnpds = 0x20, /* Transmit Normal Priority Descriptors */
  25. Thpds = 0x28, /* Transmit High Priority Descriptors */
  26. Flash = 0x30, /* Flash Memory Read/Write */
  27. Erbcr = 0x34, /* Early Receive Byte Count */
  28. Ersr = 0x36, /* Early Receive Status */
  29. Cr = 0x37, /* Command Register */
  30. Tppoll = 0x38, /* Transmit Priority Polling */
  31. Imr = 0x3C, /* Interrupt Mask */
  32. Isr = 0x3E, /* Interrupt Status */
  33. Tcr = 0x40, /* Transmit Configuration */
  34. Rcr = 0x44, /* Receive Configuration */
  35. Tctr = 0x48, /* Timer Count */
  36. Mpc = 0x4C, /* Missed Packet Counter */
  37. Cr9346 = 0x50, /* 9346 Command Register */
  38. Config0 = 0x51, /* Configuration Register 0 */
  39. Config1 = 0x52, /* Configuration Register 1 */
  40. Config2 = 0x53, /* Configuration Register 2 */
  41. Config3 = 0x54, /* Configuration Register 3 */
  42. Config4 = 0x55, /* Configuration Register 4 */
  43. Config5 = 0x56, /* Configuration Register 5 */
  44. Timerint = 0x58, /* Timer Interrupt */
  45. Mulint = 0x5C, /* Multiple Interrupt Select */
  46. Phyar = 0x60, /* PHY Access */
  47. Tbicsr0 = 0x64, /* TBI Control and Status */
  48. Tbianar = 0x68, /* TBI Auto-Negotiation Advertisment */
  49. Tbilpar = 0x6A, /* TBI Auto-Negotiation Link Partner */
  50. Phystatus = 0x6C, /* PHY Status */
  51. Rms = 0xDA, /* Receive Packet Maximum Size */
  52. Cplusc = 0xE0, /* C+ Command */
  53. Coal = 0xE2, /* Interrupt Mitigation (Coalesce) */
  54. Rdsar = 0xE4, /* Receive Descriptor Start Address */
  55. Etx = 0xEC, /* Early Transmit Threshold */
  56. };
  57. enum { /* Dtccr */
  58. Cmd = 0x00000008, /* Command */
  59. };
  60. enum { /* Cr */
  61. Te = 0x04, /* Transmitter Enable */
  62. Re = 0x08, /* Receiver Enable */
  63. Rst = 0x10, /* Software Reset */
  64. };
  65. enum { /* Tppoll */
  66. Fswint = 0x01, /* Forced Software Interrupt */
  67. Npq = 0x40, /* Normal Priority Queue polling */
  68. Hpq = 0x80, /* High Priority Queue polling */
  69. };
  70. enum { /* Imr/Isr */
  71. Rok = 0x0001, /* Receive OK */
  72. Rer = 0x0002, /* Receive Error */
  73. Tok = 0x0004, /* Transmit OK */
  74. Ter = 0x0008, /* Transmit Error */
  75. Rdu = 0x0010, /* Receive Descriptor Unavailable */
  76. Punlc = 0x0020, /* Packet Underrun or Link Change */
  77. Fovw = 0x0040, /* Receive FIFO Overflow */
  78. Tdu = 0x0080, /* Transmit Descriptor Unavailable */
  79. Swint = 0x0100, /* Software Interrupt */
  80. Timeout = 0x4000, /* Timer */
  81. Serr = 0x8000, /* System Error */
  82. };
  83. enum { /* Tcr */
  84. MtxdmaSHIFT = 8, /* Max. DMA Burst Size */
  85. MtxdmaMASK = 0x00000700,
  86. Mtxdmaunlimited = 0x00000700,
  87. Acrc = 0x00010000, /* Append CRC (not) */
  88. Lbk0 = 0x00020000, /* Loopback Test 0 */
  89. Lbk1 = 0x00040000, /* Loopback Test 1 */
  90. Ifg2 = 0x00080000, /* Interframe Gap 2 */
  91. HwveridSHIFT = 23, /* Hardware Version ID */
  92. HwveridMASK = 0x7C800000,
  93. Macv01 = 0x00000000, /* RTL8169 */
  94. Macv02 = 0x00800000, /* RTL8169S/8110S */
  95. Macv03 = 0x04000000, /* RTL8169S/8110S */
  96. Macv04 = 0x10000000, /* RTL8169SB/8110SB */
  97. Macv05 = 0x18000000, /* RTL8169SC/8110SC */
  98. Macv07 = 0x24800000, /* RTL8102e */
  99. Macv07a = 0x34800000, /* RTL8102e */
  100. Macv11 = 0x30000000, /* RTL8168B/8111B */
  101. Macv12 = 0x38000000, /* RTL8169B/8111B */
  102. Macv12a = 0x3c000000, /* RTL8169C/8111C */
  103. Macv13 = 0x34000000, /* RTL8101E */
  104. Macv14 = 0x30800000, /* RTL8100E */
  105. Macv15 = 0x38800000, /* RTL8100E */
  106. // Macv19 = 0x3c000000, /* dup Macv12a: RTL8111c-gr */
  107. Macv25 = 0x28000000, /* RTL8168D */
  108. Ifg0 = 0x01000000, /* Interframe Gap 0 */
  109. Ifg1 = 0x02000000, /* Interframe Gap 1 */
  110. };
  111. enum { /* Rcr */
  112. Aap = 0x00000001, /* Accept All Packets */
  113. Apm = 0x00000002, /* Accept Physical Match */
  114. Am = 0x00000004, /* Accept Multicast */
  115. Ab = 0x00000008, /* Accept Broadcast */
  116. Ar = 0x00000010, /* Accept Runt */
  117. Aer = 0x00000020, /* Accept Error */
  118. Sel9356 = 0x00000040, /* 9356 EEPROM used */
  119. MrxdmaSHIFT = 8, /* Max. DMA Burst Size */
  120. MrxdmaMASK = 0x00000700,
  121. Mrxdmaunlimited = 0x00000700,
  122. RxfthSHIFT = 13, /* Receive Buffer Length */
  123. RxfthMASK = 0x0000E000,
  124. Rxfth256 = 0x00008000,
  125. Rxfthnone = 0x0000E000,
  126. Rer8 = 0x00010000, /* Accept Error Packets > 8 bytes */
  127. MulERINT = 0x01000000, /* Multiple Early Interrupt Select */
  128. };
  129. enum { /* Cr9346 */
  130. Eedo = 0x01, /* */
  131. Eedi = 0x02, /* */
  132. Eesk = 0x04, /* */
  133. Eecs = 0x08, /* */
  134. Eem0 = 0x40, /* Operating Mode */
  135. Eem1 = 0x80,
  136. };
  137. enum { /* Phyar */
  138. DataMASK = 0x0000FFFF, /* 16-bit GMII/MII Register Data */
  139. DataSHIFT = 0,
  140. RegaddrMASK = 0x001F0000, /* 5-bit GMII/MII Register Address */
  141. RegaddrSHIFT = 16,
  142. Flag = 0x80000000, /* */
  143. };
  144. enum { /* Phystatus */
  145. Fd = 0x01, /* Full Duplex */
  146. Linksts = 0x02, /* Link Status */
  147. Speed10 = 0x04, /* */
  148. Speed100 = 0x08, /* */
  149. Speed1000 = 0x10, /* */
  150. Rxflow = 0x20, /* */
  151. Txflow = 0x40, /* */
  152. Entbi = 0x80, /* */
  153. };
  154. enum { /* Cplusc */
  155. Mulrw = 0x0008, /* PCI Multiple R/W Enable */
  156. Dac = 0x0010, /* PCI Dual Address Cycle Enable */
  157. Rxchksum = 0x0020, /* Receive Checksum Offload Enable */
  158. Rxvlan = 0x0040, /* Receive VLAN De-tagging Enable */
  159. Endian = 0x0200, /* Endian Mode */
  160. };
  161. typedef struct D D; /* Transmit/Receive Descriptor */
  162. struct D {
  163. u32int control;
  164. u32int vlan;
  165. u32int addrlo;
  166. u32int addrhi;
  167. };
  168. enum { /* Transmit Descriptor control */
  169. TxflMASK = 0x0000FFFF, /* Transmit Frame Length */
  170. TxflSHIFT = 0,
  171. Tcps = 0x00010000, /* TCP Checksum Offload */
  172. Udpcs = 0x00020000, /* UDP Checksum Offload */
  173. Ipcs = 0x00040000, /* IP Checksum Offload */
  174. Lgsen = 0x08000000, /* TSO; WARNING: contains lark's vomit */
  175. };
  176. enum { /* Receive Descriptor control */
  177. RxflMASK = 0x00001FFF, /* Receive Frame Length */
  178. Tcpf = 0x00004000, /* TCP Checksum Failure */
  179. Udpf = 0x00008000, /* UDP Checksum Failure */
  180. Ipf = 0x00010000, /* IP Checksum Failure */
  181. Pid0 = 0x00020000, /* Protocol ID0 */
  182. Pid1 = 0x00040000, /* Protocol ID1 */
  183. Crce = 0x00080000, /* CRC Error */
  184. Runt = 0x00100000, /* Runt Packet */
  185. Res = 0x00200000, /* Receive Error Summary */
  186. Rwt = 0x00400000, /* Receive Watchdog Timer Expired */
  187. Fovf = 0x00800000, /* FIFO Overflow */
  188. Bovf = 0x01000000, /* Buffer Overflow */
  189. Bar = 0x02000000, /* Broadcast Address Received */
  190. Pam = 0x04000000, /* Physical Address Matched */
  191. Mar = 0x08000000, /* Multicast Address Received */
  192. };
  193. enum { /* General Descriptor control */
  194. Ls = 0x10000000, /* Last Segment Descriptor */
  195. Fs = 0x20000000, /* First Segment Descriptor */
  196. Eor = 0x40000000, /* End of Descriptor Ring */
  197. Own = 0x80000000, /* Ownership */
  198. };
  199. /*
  200. */
  201. enum { /* Ring sizes (<= 1024) */
  202. Ntd = 64, /* Transmit Ring */
  203. Nrd = 256, /* Receive Ring */
  204. Mtu = ETHERMAXTU,
  205. Mps = ROUNDUP(ETHERMAXTU+4, 128),
  206. // Mps = Mtu + 8 + 14, /* if(mtu>ETHERMAXTU) */
  207. };
  208. typedef struct Dtcc Dtcc;
  209. struct Dtcc {
  210. u64int txok;
  211. u64int rxok;
  212. u64int txer;
  213. u32int rxer;
  214. u16int misspkt;
  215. u16int fae;
  216. u32int tx1col;
  217. u32int txmcol;
  218. u64int rxokph;
  219. u64int rxokbrd;
  220. u32int rxokmu;
  221. u16int txabt;
  222. u16int txundrn;
  223. };
  224. enum { /* Variants */
  225. Rtl8100e = (0x8136<<16)|0x10EC, /* RTL810[01]E: pci -e */
  226. Rtl8169c = (0x0116<<16)|0x16EC, /* RTL8169C+ (USR997902) */
  227. Rtl8169sc = (0x8167<<16)|0x10EC, /* RTL8169SC */
  228. Rtl8168b = (0x8168<<16)|0x10EC, /* RTL8168B: pci-e */
  229. Rtl8169 = (0x8169<<16)|0x10EC, /* RTL8169 */
  230. };
  231. typedef struct Ctlr Ctlr;
  232. typedef struct Ctlr {
  233. int port;
  234. Pcidev* pcidev;
  235. Ctlr* next;
  236. int active;
  237. QLock alock; /* attach */
  238. Lock ilock; /* init */
  239. int init; /* */
  240. int pciv; /* */
  241. int macv; /* MAC version */
  242. int phyv; /* PHY version */
  243. int pcie; /* flag: pci-express device? */
  244. uvlong mchash; /* multicast hash */
  245. Mii* mii;
  246. Lock tlock; /* transmit */
  247. D* td; /* descriptor ring */
  248. Block** tb; /* transmit buffers */
  249. int ntd;
  250. int tdh; /* head - producer index (host) */
  251. int tdt; /* tail - consumer index (NIC) */
  252. int ntdfree;
  253. int ntq;
  254. // int rbsz; /* receive buffer size */
  255. Lock rlock; /* receive */
  256. D* rd; /* descriptor ring */
  257. Block** rb; /* receive buffers */
  258. int nrd;
  259. int rdh; /* head - producer index (NIC) */
  260. int rdt; /* tail - consumer index (host) */
  261. int nrdfree;
  262. int tcr; /* transmit configuration register */
  263. int rcr; /* receive configuration register */
  264. int imr;
  265. QLock slock; /* statistics */
  266. Dtcc* dtcc;
  267. uint txdu;
  268. uint tcpf;
  269. uint udpf;
  270. uint ipf;
  271. uint fovf;
  272. uint ierrs;
  273. uint rer;
  274. uint rdu;
  275. uint punlc;
  276. uint fovw;
  277. uint mcast;
  278. uint frag; /* partial packets; rb was too small */
  279. } Ctlr;
  280. static Ctlr* rtl8169ctlrhead;
  281. static Ctlr* rtl8169ctlrtail;
  282. #define csr8r(c, r) (inb((c)->port+(r)))
  283. #define csr16r(c, r) (ins((c)->port+(r)))
  284. #define csr32r(c, r) (inl((c)->port+(r)))
  285. #define csr8w(c, r, b) (outb((c)->port+(r), (u8int)(b)))
  286. #define csr16w(c, r, w) (outs((c)->port+(r), (u16int)(w)))
  287. #define csr32w(c, r, l) (outl((c)->port+(r), (u32int)(l)))
  288. static int
  289. rtl8169miimir(Mii* mii, int pa, int ra)
  290. {
  291. uint r;
  292. int timeo;
  293. Ctlr *ctlr;
  294. if(pa != 1)
  295. return -1;
  296. ctlr = mii->ctlr;
  297. r = (ra<<16) & RegaddrMASK;
  298. csr32w(ctlr, Phyar, r);
  299. delay(1);
  300. for(timeo = 0; timeo < 2000; timeo++){
  301. if((r = csr32r(ctlr, Phyar)) & Flag)
  302. break;
  303. microdelay(100);
  304. }
  305. if(!(r & Flag))
  306. return -1;
  307. return (r & DataMASK)>>DataSHIFT;
  308. }
  309. static int
  310. rtl8169miimiw(Mii* mii, int pa, int ra, int data)
  311. {
  312. uint r;
  313. int timeo;
  314. Ctlr *ctlr;
  315. if(pa != 1)
  316. return -1;
  317. ctlr = mii->ctlr;
  318. r = Flag|((ra<<16) & RegaddrMASK)|((data<<DataSHIFT) & DataMASK);
  319. csr32w(ctlr, Phyar, r);
  320. delay(1);
  321. for(timeo = 0; timeo < 2000; timeo++){
  322. if(!((r = csr32r(ctlr, Phyar)) & Flag))
  323. break;
  324. microdelay(100);
  325. }
  326. if(r & Flag)
  327. return -1;
  328. return 0;
  329. }
  330. static int
  331. rtl8169mii(Ctlr* ctlr)
  332. {
  333. MiiPhy *phy;
  334. /*
  335. * Link management.
  336. */
  337. if((ctlr->mii = malloc(sizeof(Mii))) == nil)
  338. return -1;
  339. ctlr->mii->mir = rtl8169miimir;
  340. ctlr->mii->miw = rtl8169miimiw;
  341. ctlr->mii->ctlr = ctlr;
  342. /*
  343. * Get rev number out of Phyidr2 so can config properly.
  344. * There's probably more special stuff for Macv0[234] needed here.
  345. */
  346. ctlr->phyv = rtl8169miimir(ctlr->mii, 1, Phyidr2) & 0x0F;
  347. if(ctlr->macv == Macv02){
  348. csr8w(ctlr, 0x82, 1); /* magic */
  349. rtl8169miimiw(ctlr->mii, 1, 0x0B, 0x0000); /* magic */
  350. }
  351. if(mii(ctlr->mii, (1<<1)) == 0 || (phy = ctlr->mii->curphy) == nil){
  352. free(ctlr->mii);
  353. ctlr->mii = nil;
  354. return -1;
  355. }
  356. print("oui %#ux phyno %d, macv = %#8.8ux phyv = %#4.4ux\n",
  357. phy->oui, phy->phyno, ctlr->macv, ctlr->phyv);
  358. miiane(ctlr->mii, ~0, ~0, ~0);
  359. return 0;
  360. }
  361. static void
  362. rtl8169promiscuous(void* arg, int on)
  363. {
  364. Ether *edev;
  365. Ctlr * ctlr;
  366. edev = arg;
  367. ctlr = edev->ctlr;
  368. ilock(&ctlr->ilock);
  369. if(on)
  370. ctlr->rcr |= Aap;
  371. else
  372. ctlr->rcr &= ~Aap;
  373. csr32w(ctlr, Rcr, ctlr->rcr);
  374. iunlock(&ctlr->ilock);
  375. }
  376. enum {
  377. /* everyone else uses 0x04c11db7, but they both produce the same crc */
  378. Etherpolybe = 0x04c11db6,
  379. Bytemask = (1<<8) - 1,
  380. };
  381. static ulong
  382. ethercrcbe(uchar *addr, long len)
  383. {
  384. int i, j;
  385. ulong c, crc, carry;
  386. crc = ~0UL;
  387. for (i = 0; i < len; i++) {
  388. c = addr[i];
  389. for (j = 0; j < 8; j++) {
  390. carry = ((crc & (1UL << 31))? 1: 0) ^ (c & 1);
  391. crc <<= 1;
  392. c >>= 1;
  393. if (carry)
  394. crc = (crc ^ Etherpolybe) | carry;
  395. }
  396. }
  397. return crc;
  398. }
  399. static ulong
  400. swabl(ulong l)
  401. {
  402. return l>>24 | (l>>8) & (Bytemask<<8) |
  403. (l<<8) & (Bytemask<<16) | l<<24;
  404. }
  405. static void
  406. rtl8169multicast(void* ether, uchar *eaddr, int add)
  407. {
  408. Ether *edev;
  409. Ctlr *ctlr;
  410. if (!add)
  411. return; /* ok to keep receiving on old mcast addrs */
  412. edev = ether;
  413. ctlr = edev->ctlr;
  414. ilock(&ctlr->ilock);
  415. ctlr->mchash |= 1ULL << (ethercrcbe(eaddr, Eaddrlen) >> 26);
  416. ctlr->rcr |= Am;
  417. csr32w(ctlr, Rcr, ctlr->rcr);
  418. /* pci-e variants reverse the order of the hash byte registers */
  419. if (ctlr->pcie) {
  420. csr32w(ctlr, Mar0, swabl(ctlr->mchash>>32));
  421. csr32w(ctlr, Mar0+4, swabl(ctlr->mchash));
  422. } else {
  423. csr32w(ctlr, Mar0, ctlr->mchash);
  424. csr32w(ctlr, Mar0+4, ctlr->mchash>>32);
  425. }
  426. iunlock(&ctlr->ilock);
  427. }
  428. static long
  429. rtl8169ifstat(Ether* edev, void* a, long n, ulong offset)
  430. {
  431. char *p;
  432. Ctlr *ctlr;
  433. Dtcc *dtcc;
  434. int i, l, r, timeo;
  435. ctlr = edev->ctlr;
  436. qlock(&ctlr->slock);
  437. p = nil;
  438. if(waserror()){
  439. qunlock(&ctlr->slock);
  440. free(p);
  441. nexterror();
  442. }
  443. csr32w(ctlr, Dtccr+4, 0);
  444. csr32w(ctlr, Dtccr, PCIWADDR(ctlr->dtcc)|Cmd);
  445. for(timeo = 0; timeo < 1000; timeo++){
  446. if(!(csr32r(ctlr, Dtccr) & Cmd))
  447. break;
  448. delay(1);
  449. }
  450. if(csr32r(ctlr, Dtccr) & Cmd)
  451. error(Eio);
  452. dtcc = ctlr->dtcc;
  453. edev->oerrs = dtcc->txer;
  454. edev->crcs = dtcc->rxer;
  455. edev->frames = dtcc->fae;
  456. edev->buffs = dtcc->misspkt;
  457. edev->overflows = ctlr->txdu+ctlr->rdu;
  458. if(n == 0){
  459. qunlock(&ctlr->slock);
  460. poperror();
  461. return 0;
  462. }
  463. if((p = malloc(READSTR)) == nil)
  464. error(Enomem);
  465. l = snprint(p, READSTR, "TxOk: %llud\n", dtcc->txok);
  466. l += snprint(p+l, READSTR-l, "RxOk: %llud\n", dtcc->rxok);
  467. l += snprint(p+l, READSTR-l, "TxEr: %llud\n", dtcc->txer);
  468. l += snprint(p+l, READSTR-l, "RxEr: %ud\n", dtcc->rxer);
  469. l += snprint(p+l, READSTR-l, "MissPkt: %ud\n", dtcc->misspkt);
  470. l += snprint(p+l, READSTR-l, "FAE: %ud\n", dtcc->fae);
  471. l += snprint(p+l, READSTR-l, "Tx1Col: %ud\n", dtcc->tx1col);
  472. l += snprint(p+l, READSTR-l, "TxMCol: %ud\n", dtcc->txmcol);
  473. l += snprint(p+l, READSTR-l, "RxOkPh: %llud\n", dtcc->rxokph);
  474. l += snprint(p+l, READSTR-l, "RxOkBrd: %llud\n", dtcc->rxokbrd);
  475. l += snprint(p+l, READSTR-l, "RxOkMu: %ud\n", dtcc->rxokmu);
  476. l += snprint(p+l, READSTR-l, "TxAbt: %ud\n", dtcc->txabt);
  477. l += snprint(p+l, READSTR-l, "TxUndrn: %ud\n", dtcc->txundrn);
  478. l += snprint(p+l, READSTR-l, "txdu: %ud\n", ctlr->txdu);
  479. l += snprint(p+l, READSTR-l, "tcpf: %ud\n", ctlr->tcpf);
  480. l += snprint(p+l, READSTR-l, "udpf: %ud\n", ctlr->udpf);
  481. l += snprint(p+l, READSTR-l, "ipf: %ud\n", ctlr->ipf);
  482. l += snprint(p+l, READSTR-l, "fovf: %ud\n", ctlr->fovf);
  483. l += snprint(p+l, READSTR-l, "ierrs: %ud\n", ctlr->ierrs);
  484. l += snprint(p+l, READSTR-l, "rer: %ud\n", ctlr->rer);
  485. l += snprint(p+l, READSTR-l, "rdu: %ud\n", ctlr->rdu);
  486. l += snprint(p+l, READSTR-l, "punlc: %ud\n", ctlr->punlc);
  487. l += snprint(p+l, READSTR-l, "fovw: %ud\n", ctlr->fovw);
  488. l += snprint(p+l, READSTR-l, "tcr: %#8.8ux\n", ctlr->tcr);
  489. l += snprint(p+l, READSTR-l, "rcr: %#8.8ux\n", ctlr->rcr);
  490. l += snprint(p+l, READSTR-l, "multicast: %ud\n", ctlr->mcast);
  491. if(ctlr->mii != nil && ctlr->mii->curphy != nil){
  492. l += snprint(p+l, READSTR, "phy: ");
  493. for(i = 0; i < NMiiPhyr; i++){
  494. if(i && ((i & 0x07) == 0))
  495. l += snprint(p+l, READSTR-l, "\n ");
  496. r = miimir(ctlr->mii, i);
  497. l += snprint(p+l, READSTR-l, " %4.4ux", r);
  498. }
  499. snprint(p+l, READSTR-l, "\n");
  500. }
  501. n = readstr(offset, a, n, p);
  502. qunlock(&ctlr->slock);
  503. poperror();
  504. free(p);
  505. return n;
  506. }
  507. static void
  508. rtl8169halt(Ctlr* ctlr)
  509. {
  510. csr8w(ctlr, Cr, 0);
  511. csr16w(ctlr, Imr, 0);
  512. csr16w(ctlr, Isr, ~0);
  513. }
  514. static int
  515. rtl8169reset(Ctlr* ctlr)
  516. {
  517. u32int r;
  518. int timeo;
  519. /*
  520. * Soft reset the controller.
  521. */
  522. csr8w(ctlr, Cr, Rst);
  523. for(r = timeo = 0; timeo < 1000; timeo++){
  524. r = csr8r(ctlr, Cr);
  525. if(!(r & Rst))
  526. break;
  527. delay(1);
  528. }
  529. rtl8169halt(ctlr);
  530. if(r & Rst)
  531. return -1;
  532. return 0;
  533. }
  534. static void
  535. rtl8169replenish(Ctlr* ctlr)
  536. {
  537. D *d;
  538. int rdt;
  539. Block *bp;
  540. rdt = ctlr->rdt;
  541. while(NEXT(rdt, ctlr->nrd) != ctlr->rdh){
  542. d = &ctlr->rd[rdt];
  543. if(ctlr->rb[rdt] == nil){
  544. /*
  545. * Simple allocation for now.
  546. * This better be aligned on 8.
  547. */
  548. bp = iallocb(Mps);
  549. if(bp == nil){
  550. iprint("no available buffers\n");
  551. break;
  552. }
  553. ctlr->rb[rdt] = bp;
  554. d->addrlo = PCIWADDR(bp->rp);
  555. d->addrhi = 0;
  556. coherence();
  557. }else
  558. iprint("i8169: rx overrun\n");
  559. d->control |= Own|Mps;
  560. rdt = NEXT(rdt, ctlr->nrd);
  561. ctlr->nrdfree++;
  562. }
  563. ctlr->rdt = rdt;
  564. }
  565. static int
  566. rtl8169init(Ether* edev)
  567. {
  568. int i;
  569. u32int r;
  570. Block *bp;
  571. Ctlr *ctlr;
  572. u8int cplusc;
  573. ctlr = edev->ctlr;
  574. ilock(&ctlr->ilock);
  575. rtl8169halt(ctlr);
  576. /*
  577. * MAC Address is not settable on some (all?) chips.
  578. * Must put chip into config register write enable mode.
  579. */
  580. csr8w(ctlr, Cr9346, Eem1|Eem0);
  581. /*
  582. * Transmitter.
  583. */
  584. memset(ctlr->td, 0, sizeof(D)*ctlr->ntd);
  585. ctlr->tdh = ctlr->tdt = 0;
  586. ctlr->td[ctlr->ntd-1].control = Eor;
  587. /*
  588. * Receiver.
  589. * Need to do something here about the multicast filter.
  590. */
  591. memset(ctlr->rd, 0, sizeof(D)*ctlr->nrd);
  592. ctlr->nrdfree = ctlr->rdh = ctlr->rdt = 0;
  593. ctlr->rd[ctlr->nrd-1].control = Eor;
  594. for(i = 0; i < ctlr->nrd; i++)
  595. if((bp = ctlr->rb[i]) != nil){
  596. ctlr->rb[i] = nil;
  597. freeb(bp);
  598. }
  599. rtl8169replenish(ctlr);
  600. ctlr->rcr = Rxfthnone|Mrxdmaunlimited|Ab|Am|Apm;
  601. /*
  602. * Setting Mulrw in Cplusc disables the Tx/Rx DMA burst
  603. * settings in Tcr/Rcr; the (1<<14) is magic.
  604. */
  605. cplusc = csr16r(ctlr, Cplusc) & ~(1<<14);
  606. cplusc |= /*Rxchksum|*/Mulrw;
  607. switch(ctlr->macv){
  608. default:
  609. panic("ether8169: unknown macv %#08ux for vid %#ux did %#ux",
  610. ctlr->macv, ctlr->pcidev->vid, ctlr->pcidev->did);
  611. case Macv01:
  612. break;
  613. case Macv02:
  614. case Macv03:
  615. cplusc |= 1<<14; /* magic */
  616. break;
  617. case Macv05:
  618. /*
  619. * This is interpreted from clearly bogus code
  620. * in the manufacturer-supplied driver, it could
  621. * be wrong. Untested.
  622. */
  623. r = csr8r(ctlr, Config2) & 0x07;
  624. if(r == 0x01) /* 66MHz PCI */
  625. csr32w(ctlr, 0x7C, 0x0007FFFF); /* magic */
  626. else
  627. csr32w(ctlr, 0x7C, 0x0007FF00); /* magic */
  628. pciclrmwi(ctlr->pcidev);
  629. break;
  630. case Macv13:
  631. /*
  632. * This is interpreted from clearly bogus code
  633. * in the manufacturer-supplied driver, it could
  634. * be wrong. Untested.
  635. */
  636. pcicfgw8(ctlr->pcidev, 0x68, 0x00); /* magic */
  637. pcicfgw8(ctlr->pcidev, 0x69, 0x08); /* magic */
  638. break;
  639. case Macv04:
  640. case Macv07:
  641. case Macv07a:
  642. case Macv11:
  643. case Macv12:
  644. case Macv12a:
  645. case Macv14:
  646. case Macv15:
  647. case Macv25:
  648. break;
  649. }
  650. /*
  651. * Enable receiver/transmitter.
  652. * Need to do this first or some of the settings below
  653. * won't take.
  654. */
  655. switch(ctlr->pciv){
  656. default:
  657. csr8w(ctlr, Cr, Te|Re);
  658. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  659. csr32w(ctlr, Rcr, ctlr->rcr);
  660. csr32w(ctlr, Mar0, 0);
  661. csr32w(ctlr, Mar0+4, 0);
  662. ctlr->mchash = 0;
  663. case Rtl8169sc:
  664. case Rtl8168b:
  665. break;
  666. }
  667. /*
  668. * Interrupts.
  669. * Disable Tdu|Tok for now, the transmit routine will tidy.
  670. * Tdu means the NIC ran out of descriptors to send, so it
  671. * doesn't really need to ever be on.
  672. */
  673. csr32w(ctlr, Timerint, 0);
  674. ctlr->imr = Serr|Timeout|Fovw|Punlc|Rdu|Ter|Rer|Rok;
  675. csr16w(ctlr, Imr, ctlr->imr);
  676. /*
  677. * Clear missed-packet counter;
  678. * clear early transmit threshold value;
  679. * set the descriptor ring base addresses;
  680. * set the maximum receive packet size;
  681. * no early-receive interrupts.
  682. *
  683. * note: the maximum rx size is a filter. the size of the buffer
  684. * in the descriptor ring is still honored. we will toss >Mtu
  685. * packets because they've been fragmented into multiple
  686. * rx buffers.
  687. */
  688. csr32w(ctlr, Mpc, 0);
  689. csr8w(ctlr, Etx, 0x3f); /* magic */
  690. csr32w(ctlr, Tnpds+4, 0);
  691. csr32w(ctlr, Tnpds, PCIWADDR(ctlr->td));
  692. csr32w(ctlr, Rdsar+4, 0);
  693. csr32w(ctlr, Rdsar, PCIWADDR(ctlr->rd));
  694. csr16w(ctlr, Rms, 16383); /* was Mps; see above comment */
  695. r = csr16r(ctlr, Mulint) & 0xF000; /* no early rx interrupts */
  696. csr16w(ctlr, Mulint, r);
  697. csr16w(ctlr, Cplusc, cplusc);
  698. csr16w(ctlr, Coal, 0);
  699. /*
  700. * Set configuration.
  701. */
  702. switch(ctlr->pciv){
  703. case Rtl8169sc:
  704. csr8w(ctlr, Cr, Te|Re);
  705. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  706. csr32w(ctlr, Rcr, ctlr->rcr);
  707. break;
  708. case Rtl8168b:
  709. case Rtl8169c:
  710. csr16w(ctlr, Cplusc, 0x2000); /* magic */
  711. csr8w(ctlr, Cr, Te|Re);
  712. csr32w(ctlr, Tcr, Ifg1|Ifg0|Mtxdmaunlimited);
  713. csr32w(ctlr, Rcr, ctlr->rcr);
  714. break;
  715. }
  716. ctlr->tcr = csr32r(ctlr, Tcr);
  717. csr8w(ctlr, Cr9346, 0);
  718. iunlock(&ctlr->ilock);
  719. // rtl8169mii(ctlr);
  720. return 0;
  721. }
  722. static void
  723. rtl8169attach(Ether* edev)
  724. {
  725. int timeo;
  726. Ctlr *ctlr;
  727. ctlr = edev->ctlr;
  728. qlock(&ctlr->alock);
  729. if(ctlr->init == 0){
  730. /*
  731. * Handle allocation/init errors here.
  732. */
  733. ctlr->td = mallocalign(sizeof(D)*Ntd, 256, 0, 0);
  734. ctlr->tb = malloc(Ntd*sizeof(Block*));
  735. ctlr->ntd = Ntd;
  736. ctlr->rd = mallocalign(sizeof(D)*Nrd, 256, 0, 0);
  737. ctlr->rb = malloc(Nrd*sizeof(Block*));
  738. ctlr->nrd = Nrd;
  739. ctlr->dtcc = mallocalign(sizeof(Dtcc), 64, 0, 0);
  740. rtl8169init(edev);
  741. ctlr->init = 1;
  742. }
  743. qunlock(&ctlr->alock);
  744. /*
  745. * Wait for link to be ready.
  746. */
  747. for(timeo = 0; timeo < 35; timeo++){
  748. if(miistatus(ctlr->mii) == 0)
  749. break;
  750. delay(100); /* print fewer miistatus messages */
  751. }
  752. }
  753. static void
  754. rtl8169link(Ether* edev)
  755. {
  756. uint r;
  757. int limit;
  758. Ctlr *ctlr;
  759. ctlr = edev->ctlr;
  760. /*
  761. * Maybe the link changed - do we care very much?
  762. * Could stall transmits if no link, maybe?
  763. */
  764. if(!((r = csr8r(ctlr, Phystatus)) & Linksts)){
  765. edev->link = 0;
  766. return;
  767. }
  768. edev->link = 1;
  769. limit = 256*1024;
  770. if(r & Speed10){
  771. edev->mbps = 10;
  772. limit = 65*1024;
  773. } else if(r & Speed100)
  774. edev->mbps = 100;
  775. else if(r & Speed1000)
  776. edev->mbps = 1000;
  777. if(edev->oq != nil)
  778. qsetlimit(edev->oq, limit);
  779. }
  780. static void
  781. rtl8169transmit(Ether* edev)
  782. {
  783. D *d;
  784. Block *bp;
  785. Ctlr *ctlr;
  786. int control, x;
  787. ctlr = edev->ctlr;
  788. ilock(&ctlr->tlock);
  789. for(x = ctlr->tdh; ctlr->ntq > 0; x = NEXT(x, ctlr->ntd)){
  790. d = &ctlr->td[x];
  791. if((control = d->control) & Own)
  792. break;
  793. /*
  794. * Check errors and log here.
  795. */
  796. USED(control);
  797. /*
  798. * Free it up.
  799. * Need to clean the descriptor here? Not really.
  800. * Simple freeb for now (no chain and freeblist).
  801. * Use ntq count for now.
  802. */
  803. freeb(ctlr->tb[x]);
  804. ctlr->tb[x] = nil;
  805. d->control &= Eor;
  806. ctlr->ntq--;
  807. }
  808. ctlr->tdh = x;
  809. x = ctlr->tdt;
  810. while(ctlr->ntq < (ctlr->ntd-1)){
  811. if((bp = qget(edev->oq)) == nil)
  812. break;
  813. d = &ctlr->td[x];
  814. d->addrlo = PCIWADDR(bp->rp);
  815. d->addrhi = 0;
  816. ctlr->tb[x] = bp;
  817. coherence();
  818. d->control |= Own | Fs | Ls | BLEN(bp);
  819. x = NEXT(x, ctlr->ntd);
  820. ctlr->ntq++;
  821. }
  822. if(x != ctlr->tdt){
  823. ctlr->tdt = x;
  824. csr8w(ctlr, Tppoll, Npq);
  825. }
  826. else if(ctlr->ntq >= (ctlr->ntd-1))
  827. ctlr->txdu++;
  828. iunlock(&ctlr->tlock);
  829. }
  830. static void
  831. rtl8169receive(Ether* edev)
  832. {
  833. D *d;
  834. int rdh;
  835. Block *bp;
  836. Ctlr *ctlr;
  837. u32int control;
  838. ctlr = edev->ctlr;
  839. rdh = ctlr->rdh;
  840. for(;;){
  841. d = &ctlr->rd[rdh];
  842. if(d->control & Own)
  843. break;
  844. control = d->control;
  845. if((control & (Fs|Ls|Res)) == (Fs|Ls)){
  846. bp = ctlr->rb[rdh];
  847. bp->wp = bp->rp + (control & RxflMASK) - 4;
  848. if(control & Fovf)
  849. ctlr->fovf++;
  850. if(control & Mar)
  851. ctlr->mcast++;
  852. switch(control & (Pid1|Pid0)){
  853. default:
  854. break;
  855. case Pid0:
  856. if(control & Tcpf){
  857. ctlr->tcpf++;
  858. break;
  859. }
  860. bp->flag |= Btcpck;
  861. break;
  862. case Pid1:
  863. if(control & Udpf){
  864. ctlr->udpf++;
  865. break;
  866. }
  867. bp->flag |= Budpck;
  868. break;
  869. case Pid1|Pid0:
  870. if(control & Ipf){
  871. ctlr->ipf++;
  872. break;
  873. }
  874. bp->flag |= Bipck;
  875. break;
  876. }
  877. etheriq(edev, bp, 1);
  878. }else{
  879. if(!(control & Res))
  880. ctlr->frag++;
  881. /* iprint("i8169: control %#.8ux\n", control); */
  882. freeb(ctlr->rb[rdh]);
  883. }
  884. ctlr->rb[rdh] = nil;
  885. d->control &= Eor;
  886. ctlr->nrdfree--;
  887. rdh = NEXT(rdh, ctlr->nrd);
  888. if(ctlr->nrdfree < ctlr->nrd/2)
  889. rtl8169replenish(ctlr);
  890. }
  891. ctlr->rdh = rdh;
  892. }
  893. static void
  894. rtl8169interrupt(Ureg*, void* arg)
  895. {
  896. Ctlr *ctlr;
  897. Ether *edev;
  898. u32int isr;
  899. edev = arg;
  900. ctlr = edev->ctlr;
  901. while((isr = csr16r(ctlr, Isr)) != 0 && isr != 0xFFFF){
  902. csr16w(ctlr, Isr, isr);
  903. if((isr & ctlr->imr) == 0)
  904. break;
  905. if(isr & (Fovw|Punlc|Rdu|Rer|Rok)){
  906. rtl8169receive(edev);
  907. if(!(isr & (Punlc|Rok)))
  908. ctlr->ierrs++;
  909. if(isr & Rer)
  910. ctlr->rer++;
  911. if(isr & Rdu)
  912. ctlr->rdu++;
  913. if(isr & Punlc)
  914. ctlr->punlc++;
  915. if(isr & Fovw)
  916. ctlr->fovw++;
  917. isr &= ~(Fovw|Rdu|Rer|Rok);
  918. }
  919. if(isr & (Tdu|Ter|Tok)){
  920. rtl8169transmit(edev);
  921. isr &= ~(Tdu|Ter|Tok);
  922. }
  923. if(isr & Punlc){
  924. rtl8169link(edev);
  925. isr &= ~Punlc;
  926. }
  927. /*
  928. * Some of the reserved bits get set sometimes...
  929. */
  930. if(isr & (Serr|Timeout|Tdu|Fovw|Punlc|Rdu|Ter|Tok|Rer|Rok))
  931. panic("rtl8169interrupt: imr %#4.4ux isr %#4.4ux",
  932. csr16r(ctlr, Imr), isr);
  933. }
  934. }
  935. int
  936. vetmacv(Ctlr *ctlr, uint *macv)
  937. {
  938. *macv = csr32r(ctlr, Tcr) & HwveridMASK;
  939. switch(*macv){
  940. default:
  941. return -1;
  942. case Macv01:
  943. case Macv02:
  944. case Macv03:
  945. case Macv04:
  946. case Macv05:
  947. case Macv07:
  948. case Macv07a:
  949. case Macv11:
  950. case Macv12:
  951. case Macv12a:
  952. case Macv13:
  953. case Macv14:
  954. case Macv15:
  955. case Macv25:
  956. break;
  957. }
  958. return 0;
  959. }
  960. static void
  961. rtl8169pci(void)
  962. {
  963. Pcidev *p;
  964. Ctlr *ctlr;
  965. int i, port, pcie;
  966. uint macv;
  967. p = nil;
  968. while(p = pcimatch(p, 0, 0)){
  969. if(p->ccrb != 0x02 || p->ccru != 0)
  970. continue;
  971. pcie = 0;
  972. switch(i = ((p->did<<16)|p->vid)){
  973. default:
  974. continue;
  975. case Rtl8100e: /* RTL810[01]E ? */
  976. case Rtl8168b: /* RTL8168B */
  977. pcie = 1;
  978. break;
  979. case Rtl8169c: /* RTL8169C */
  980. case Rtl8169sc: /* RTL8169SC */
  981. case Rtl8169: /* RTL8169 */
  982. break;
  983. case (0xC107<<16)|0x1259: /* Corega CG-LAPCIGT */
  984. i = Rtl8169;
  985. break;
  986. }
  987. port = p->mem[0].bar & ~0x01;
  988. if(ioalloc(port, p->mem[0].size, 0, "rtl8169") < 0){
  989. print("rtl8169: port %#ux in use\n", port);
  990. continue;
  991. }
  992. ctlr = malloc(sizeof(Ctlr));
  993. ctlr->port = port;
  994. ctlr->pcidev = p;
  995. ctlr->pciv = i;
  996. ctlr->pcie = pcie;
  997. if(vetmacv(ctlr, &macv) == -1){
  998. iofree(port);
  999. free(ctlr);
  1000. print("rtl8169: unknown mac %.4ux %.8ux\n", p->did, macv);
  1001. continue;
  1002. }
  1003. if(pcigetpms(p) > 0){
  1004. pcisetpms(p, 0);
  1005. for(i = 0; i < 6; i++)
  1006. pcicfgw32(p, PciBAR0+i*4, p->mem[i].bar);
  1007. pcicfgw8(p, PciINTL, p->intl);
  1008. pcicfgw8(p, PciLTR, p->ltr);
  1009. pcicfgw8(p, PciCLS, p->cls);
  1010. pcicfgw16(p, PciPCR, p->pcr);
  1011. }
  1012. if(rtl8169reset(ctlr)){
  1013. iofree(port);
  1014. free(ctlr);
  1015. continue;
  1016. }
  1017. /*
  1018. * Extract the chip hardware version,
  1019. * needed to configure each properly.
  1020. */
  1021. ctlr->macv = macv;
  1022. rtl8169mii(ctlr);
  1023. pcisetbme(p);
  1024. if(rtl8169ctlrhead != nil)
  1025. rtl8169ctlrtail->next = ctlr;
  1026. else
  1027. rtl8169ctlrhead = ctlr;
  1028. rtl8169ctlrtail = ctlr;
  1029. }
  1030. }
  1031. static int
  1032. rtl8169pnp(Ether* edev)
  1033. {
  1034. u32int r;
  1035. Ctlr *ctlr;
  1036. uchar ea[Eaddrlen];
  1037. static int once;
  1038. if(once == 0){
  1039. once = 1;
  1040. rtl8169pci();
  1041. }
  1042. /*
  1043. * Any adapter matches if no edev->port is supplied,
  1044. * otherwise the ports must match.
  1045. */
  1046. for(ctlr = rtl8169ctlrhead; ctlr != nil; ctlr = ctlr->next){
  1047. if(ctlr->active)
  1048. continue;
  1049. if(edev->port == 0 || edev->port == ctlr->port){
  1050. ctlr->active = 1;
  1051. break;
  1052. }
  1053. }
  1054. if(ctlr == nil)
  1055. return -1;
  1056. edev->ctlr = ctlr;
  1057. edev->port = ctlr->port;
  1058. edev->irq = ctlr->pcidev->intl;
  1059. edev->tbdf = ctlr->pcidev->tbdf;
  1060. edev->mbps = 100;
  1061. edev->maxmtu = Mtu;
  1062. /*
  1063. * Check if the adapter's station address is to be overridden.
  1064. * If not, read it from the device and set in edev->ea.
  1065. */
  1066. memset(ea, 0, Eaddrlen);
  1067. if(memcmp(ea, edev->ea, Eaddrlen) == 0){
  1068. r = csr32r(ctlr, Idr0);
  1069. edev->ea[0] = r;
  1070. edev->ea[1] = r>>8;
  1071. edev->ea[2] = r>>16;
  1072. edev->ea[3] = r>>24;
  1073. r = csr32r(ctlr, Idr0+4);
  1074. edev->ea[4] = r;
  1075. edev->ea[5] = r>>8;
  1076. }
  1077. edev->attach = rtl8169attach;
  1078. edev->transmit = rtl8169transmit;
  1079. edev->interrupt = rtl8169interrupt;
  1080. edev->ifstat = rtl8169ifstat;
  1081. edev->arg = edev;
  1082. edev->promiscuous = rtl8169promiscuous;
  1083. edev->multicast = rtl8169multicast;
  1084. // edev->shutdown = rtl8169shutdown;
  1085. rtl8169link(edev);
  1086. return 0;
  1087. }
  1088. void
  1089. ether8169link(void)
  1090. {
  1091. addethercard("rtl8169", rtl8169pnp);
  1092. }